**Online Instructor's Manual Indian Strategy of the Change of the Cha** *to accompany* 

# **Digital Fundamentals Tenth Edition**

**Thomas L. Floyd** 



Upper Saddle River, New Jersey Columbus, Ohio

This work is protected by United States copyright laws and is provided solely for the use of instructors in teaching their courses and assessing student learning. Dissemination or sale of any part of this work (including on the World Wide Web) will destroy the integrity of the work and is not permitted. The work and materials from it should never be made available to students except by instructors using the accompanying text in their classes. All recipients of this work are expected to abide by these restrictions and to honor the intended pedagogical purposes and the needs of other instructors who rely on these materials.

#### **Copyright © 2009 by Pearson Education, Inc., Upper Saddle River, New Jersey 07458.**

Pearson Prentice Hall. All rights reserved. Printed in the United States of America. This publication is protected by Copyright and permission should be obtained from the publisher prior to any prohibited reproduction, storage in a retrieval system, or transmission in any form or by any means, electronic, mechanical, photocopying, recording, or likewise. For information regarding permission(s), write to: Rights and Permissions Department.

\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_\_

**Pearson Prentice Hall™** is a trademark of Pearson Education, Inc. **Pearson®** is a registered trademark of Pearson plc **Prentice Hall<sup>®</sup>** is a registered trademark of Pearson Education, Inc.

Instructors of classes using Floyd, *Digital Fundamentals, Tenth Edition ,* may reproduce material from the instructor's manual for classroom use.

10 9 8 7 6 5 4 3 2 1



 ISBN-13: 978-0-13-712960-7 ISBN-10: 0-13-712960-2

# **CONTENTS**



To access supplementary materials online, instructors need to request an instructor access code. Go to **www.pearsonhighered.com/irc**, where you can register for an access code. Within 48 hours after registering you will receive a confirming e-mail including an instructor access code. Once you have received your code, go the site and log on for full instructions on downloading the materials you wish to use.

NOTE: For access to hidden faults in Multisim circuits, the password is *book*.

# **PART 1**

# *Problem Solutions*

# **CHAPTER 1**  INTRODUCTORY CONCEPTS

## *Section 1-1 Digital and Analog Quantities*

- **1.** Digital data can be transmitted and stored more efficiently and reliably than analog data. Also, digital circuits are simpler to implement and there is a greater immunity to noisy environments.
- **2.** Pressure is an analog quantity.
- **3.** A clock, a thermometer, and a speedometer can have either an analog or a digital output.

## *Section 1-2 Binary Digits, Logic Levels, and Digital Waveforms*

- **4.** In positive logic, a 1 is represented by a HIGH level and a 0 by a LOW level. In negative logic, a 1 is represented by a LOW level, and a 0 by a HIGH level.
- **5.** HIGH = 1; LOW = 0. See Figure 1-1.



- **6.** A 1 is a HIGH and a 0 is a LOW:
	- (a) HIGH, LOW, HIGH, HIGH, HIGH, LOW, HIGH
	- (b) HIGH, HIGH, HIGH, LOW, HIGH, LOW, LOW, HIGH

**7.** See Figure 1-2.



**8.**  $T = 4$  ms. See Figure 1-3.



- **9.**  $f = \frac{1}{T} = \frac{1}{4 \text{ ms}} = 0.25 \text{ kHz} = 250 \text{ Hz}$
- **10.** The waveform in Figure 1-61 is **periodic** because it repeats at a fixed interval.

11. 
$$
t_w = 2 \text{ ms}; T = 4 \text{ ms}
$$
  
\n% duty cycle =  $\left(\frac{t_w}{T}\right)100 = \left(\frac{2 \text{ ms}}{4 \text{ ms}}\right)100 = 50\%$ 

**12.** See Figure 1-4.



**13.** Each bit time  $= 1 \mu s$ Serial transfer time =  $(8 \text{ bits})(1 \text{ µs}/\text{bit}) = 8 \text{ µs}$ 

Parallel transfer time  $= 1$  bit time  $= 1 \mu s$ 

14. 
$$
T = \frac{1}{f} = \frac{1}{3.5 \text{ GHz}} = 0.286 \text{ ns}
$$

### *Section 1-3 Basic Logic Operations*

- **15.**  $L_{ON} = SW1 + SW2 + SW1 \cdot SW2$
- **16.** An AND gate produces a HIGH output only when *all* of its inputs are HIGH.
- **17.** AND gate. See Figure 1-5.



**18.** An OR gate produces a HIGH output when *either or both* inputs are HIGH. An exclusive-OR gate produces a HIGH if one input is HIGH and the other LOW.

## *Section 1-4 Introduction to the System Concept*

**19.** See Figure 1-6.



- **20.**  $T = \frac{1}{10 \text{ kHz}} = 100 \text{ }\mu\text{s}$  Pulses counted =  $100 \,\mu s$ 100 ms μ  $= 1000$
- **21.** See Figure 1-7.



## *Section 1-5 Fixed-Function Integrated Circuits*

- **22.** Circuits with complexities of from 100 to 10,000 equivalent gates are classified as large scale integration (LSI).
- **23.** The pins of an SMT are soldered to the pads on the surface of a pc board, whereas the pins of a DIP feed through and are soldered to the opposite side. Pin spacing on SMTs is less than on DIPs and therefore SMT packages are physically smaller and require less surface area on a pc board.



**24.** See Figure 1-8.

#### *Section 1-6 Test and Measurement Instruments*

- **25.** Amplitude = top of pulse minus base line *V* = 8 V − 1 V = 7 V
- **26.** A flashing probe lamp indicates a continuous sequence of pulses (pulse train).

#### *Section 1-7 Introduction to Programmable Logic*

- **27.** The following do not describe PLDs: VHDL, AHDL
- **28.** SPLD: Simple Programmable Logic Device CPLD: Complex Programmable Logic Device HDL: Hardware Description Language FPGA: Field-Programmable Gate Array GAL: Generic Array Logic
- **29.** (a) Design entry: The step in a programmable logic design flow where a description of the circuit is entered in either schematic (graphic) form or in text form using an HDL.
	- (b) Simulation: The step in a design flow where the entered design is simulated based on defined input waveforms.
	- (c) Compilation: A program process that controls the design flow process and translates a design source code to object code for testing and downloading.
	- (d) Download: The process in which the design is transferred from software to hardware.
- **30.** Place and route or fitting is the process where the logic structures described by the netlist are mapped into the actual structure of the specific target device. This results in an output called a bitstream.

# **CHAPTER 2**  NUMBER SYSTEMS, OPERATIONS, AND CODES

# *Section 2-1 Decimal Numbers*



(c) 
$$
125,000 = 1 \times 10^5 + 2 \times 10^4 + 5 \times 10^3
$$

$$
= 1 \times 100,000 + 2 \times 10,000 + 5 \times 1000
$$

$$
= 100,000 + 20,000 + 5,000
$$

**4.** The highest four-digit decimal number is 9999.

## *Section 2-2 Binary Numbers*

5. (a) 
$$
11 = 1 \times 2^1 + 1 \times 2^0 = 2 + 1 = 3
$$
  
\n(b)  $100 = 1 \times 2^2 + 0 \times 2^1 + 0 \times 2^0 = 4$   
\n(c)  $111 = 1 \times 2^2 + 1 \times 2^1 + 1 \times 2^0 = 4 + 2 + 1 = 7$   
\n(d)  $1000 = 1 \times 2^3 + 0 \times 2^2 + 0 \times 2^1 + 0 \times 2^0 = 8$   
\n(e)  $1001 = 1 \times 2^3 + 0 \times 2^2 + 0 \times 2^1 + 1 \times 2^0 = 8 + 1 = 9$   
\n(f)  $1100 = 1 \times 2^3 + 1 \times 2^2 + 0 \times 2^1 + 0 \times 2^0 = 8 + 4 = 12$   
\n(g)  $1011 = 1 \times 2^3 + 0 \times 2^2 + 1 \times 2^1 + 1 \times 2^0 = 8 + 2 + 1 = 11$   
\n(h)  $1111 = 1 \times 2^3 + 1 \times 2^2 + 1 \times 2^1 + 1 \times 2^0 = 8 + 4 + 2 + 1 = 15$ 

6. (a) 
$$
1110 = 1 \times 2^3 + 1 \times 2^1 = 8 + 4 + 2 = 14
$$
  
\n(b)  $1010 = 1 \times 2^3 + 1 \times 2^1 = 8 + 2 = 10$   
\n(c)  $11100 = 1 \times 2^4 + 1 \times 2^3 + 1 \times 2^2 = 16 + 8 + 4 = 28$   
\n(d)  $10000 = 1 \times 2^4 = 16$   
\n(e)  $10101 = 1 \times 2^4 + 1 \times 2^2 + 1 \times 2^0 = 16 + 4 + 1 = 21$   
\n(f)  $11101 = 1 \times 2^4 + 1 \times 2^2 + 1 \times 2^1 = 16 + 8 + 4 + 1 = 29$   
\n(g)  $10111 = 1 \times 2^4 + 1 \times 2^2 + 1 \times 2^1 + 1 \times 2^0 = 16 + 4 + 2 + 1 = 23$   
\n(h)  $11111 = 1 \times 2^5 + 1 \times 2^3 + 1 \times 2^2 + 1 \times 2^1 + 1 \times 2^0 = 16 + 8 + 4 + 2 + 1 = 31$   
\n7. (a)  $110011.11 = 1 \times 2^5 + 1 \times 2^4 + 1 \times 2^1 + 1 \times 2^0 = 16 + 8 + 4 + 2 + 1 = 31$   
\n7. (a)  $110011.11 = 1 \times 2^5 + 1 \times 2^4 + 1 \times 2^1 + 1 \times 2^1 + 1 \times 2^{-1} + 1 \times 2^{-2}$   
\n $= 32 + 16 + 2 + 1 + 0.5 + 0.25 = 51.75$   
\n(b)  $101010.01 = 1 \times 2^6 + 1 \times 2^0 + 1 \times 2^1 + 1 \times 2^2 + 1 \times 2^{-3} + 2^3$   
\n $= 64 + 1 + 0.5 + 0.25 + 0.125 = 65.875$   
\n(d)  $111100$ 



**9.** (a) 
$$
(2^4 - 1) < 17 < (2^5 - 1)
$$
; 5 bits  
\n(b)  $(2^5 - 1) < 35 < (2^6 - 1)$ ; 6 bits  
\n(c)  $(2^5 - 1) < 49 < (2^6 - 1)$ ; 6 bits

(d) 
$$
(2^6 - 1) < 68 < (2^7 - 1)
$$
; 7 bits

(e) 
$$
(2^6 - 1) < 81 < (2^7 - 1)
$$
; 7 bits

(f) 
$$
(2^6 - 1) < 114 < (2^7 - 1)
$$
; 7 bits

(g) 
$$
(2^7-1) < 132 < (2^8-1)
$$
; 8 bits

(h) 
$$
(2^7-1) < 205 < (2^8-1)
$$
; 8 bits

- **10.** (a) 0 through 7: 000, 001, 010, 011, 100, 101, 110, 111
	- (b)  $8$  through 15: 1000, 1001, 1010, 1011, 1100, 1101, 1110, 1111
	- (c) 16 through 31: 10000, 10001, 10010, 10011, 10100, 10101, 10110, 10111, 11000, 11001, 11010, 11011, 11100, 11101, 11110, 11111
	- (d) 32 through 63: 100000, 100001, 100010, 100011, 100100, 100101, 100110, 100111, 10100, 101001, 101010, 101011, 101100, 101101, 101110, 101111, 110000, 110001, 110010, 110011, 110100, 110101, 110110, 110111, 111000, 111001, 111010, 111011, 111100, 111101, 111110, 111111
	- (e) 64 through 75: 1000000, 1000001, 1000010, 1000011, 1000100, 1000101, 1000110, 1000111, 1001000, 1001001, 1001010, 1001011

#### *Section 2-3 Decimal-to-Binary Conversion*

- **11.** (a)  $10 = 8 + 2 = 2^3 + 2^1 = 1010$
- (b)  $17 = 16 + 1 = 2^4 + 2^0 = 10001$
- (c)  $24 = 16 + 8 = 2^4 + 2^3 = 11000$
- (d)  $48 = 32 + 16 = 2^5 + 2^4 = 110000$
- (e)  $61 = 32 + 16 + 8 + 4 + 1 = 2^5 + 2^4 + 2^3 + 2^2 + 2^0 = 111101$
- (f)  $93 = 64 + 16 + 8 + 4 + 1 = 2^6 + 2^4 + 2^3 + 2^2 + 2^0 = 1011101$
- (g)  $125 = 64 + 32 + 16 + 8 + 4 + 1 = 2^6 + 2^5 + 2^4 + 2^3 + 2^2 + 2^0 = 1111101$
- (h)  $186 = 128 + 32 + 16 + 8 + 2 = 2^7 + 2^5 + 2^4 + 2^3 + 2^1 = 10111010$
- **12.** (a)  $0.32 \approx 0.00 + 0.25 + 0.0625 + 0.0 + 0.0 + 0.0078125 = 0.0101001$ 
	- (b)  $0.246 \approx 0.0 + 0.0 + 0.125 + 0.0625 + 0.03125 + 0.015625 = 0.001111$
	- (c)  $0.0981 \approx 0.0 + 0.0 + 0.0 + 0.0625 + 0.03125 + 0.0 + 0.0 + 0.00390625 = 0.0001101$

13. (a) 
$$
\frac{15}{2} = 7, R = 1
$$
 (LSB) (b)  $\frac{21}{2} = 10, R = 1$  (LSB) (c)  $\frac{28}{2} = 14, R = 0$  (LSB)  
\n $\frac{7}{2} = 3, R = 1$   
\n $\frac{3}{2} = 1, R = 1$   
\n $\frac{1}{2} = 0, R = 1$  (MSB)  $\frac{5}{2} = 2, R = 1$   
\n $\frac{1}{2} = 0, R = 1$  (MSB)  $\frac{2}{2} = 1, R = 0$   
\n $\frac{1}{2} = 0, R = 1$  (MSB)  $\frac{1}{2} = 0, R = 1$  (MSB)  $\frac{1}{2} = 0, R = 1$  (MSB)

(d) 
$$
\frac{34}{2} = 17, R = 0 \text{ (LSB)}
$$
 (e)  $\frac{40}{2} = 20, R = 0 \text{ (LSB)}$  (f)  $\frac{59}{2} = 29, R = 1 \text{ (LSB)}$   
\n $\frac{17}{2} = 8, R = 1$   $\frac{20}{2} = 10, R = 0$   $\frac{29}{2} = 14, R = 1$   
\n $\frac{8}{2} = 4, R = 0$   $\frac{10}{2} = 5, R = 0$   $\frac{14}{2} = 7, R = 0$   
\n $\frac{4}{2} = 2, R = 0$   $\frac{5}{2} = 2, R = 1$   $\frac{7}{2} = 3, R = 1$   
\n $\frac{2}{2} = 1, R = 0$   $\frac{2}{2} = 1, R = 0$   $\frac{3}{2} = 1, R = 1$   
\n $\frac{1}{2} = 0, R = 1 \text{ (MSB)}$   $\frac{1}{2} = 0, R = 1 \text{ (MSB)}$   $\frac{1}{2} = 0, R = 1 \text{ (MSB)}$ 

(g) 
$$
\frac{65}{2} = 32, R = 1
$$
 (LSB) (h)  $\frac{73}{2} = 36, R = 1$  (LSB)  
\n $\frac{32}{2} = 16, R = 0$   $\frac{36}{2} = 18, R = 0$   
\n $\frac{16}{2} = 8, R = 0$   $\frac{18}{2} = 9, R = 0$   
\n $\frac{8}{2} = 4, R = 0$   $\frac{9}{2} = 4, R = 1$   
\n $\frac{4}{2} = 2, R = 0$   $\frac{4}{2} = 2, R = 0$   
\n $\frac{2}{2} = 1, R = 0$   $\frac{2}{2} = 1, R = 0$   
\n $\frac{1}{2} = 0, R = 1$  (MSB)  $\frac{1}{2} = 0, R = 1$  (MSB)

- **14.** (a)  $0.98 \times 2 = 1.96$  1 (MSB) (b)  $0.96 \times 2 = 1.92$  1  $0.92 \times 2 = 1.84$  1  $0.84 \times 2 = 1.68$  1  $0.68 \times 2 = 1.36$  1  $0.36 \times 2 = 0.72$  0 continue if more accuracy is desired 0.111110 continue if more accuracy is desired
	- (c)  $0.9028 \times 2 = 1.8056$  1 (MSB)  $0.8056 \times 2 = 1.6112$  1  $0.6112 \times 2 = 1.2224$  1  $0.2224 \times 2 = 0.4448$  0  $0.4448 \times 2 = 0.8896$  0  $0.8896 \times 2 = 1.7792$  1  $0.7792 \times 2 = 1.5584$  1 continue if more accuracy is desired 0.1110011

#### *Section 2-4 Binary Arithmetic*



b) 
$$
0.347 \times 2 = 0.694
$$
 0 (MSB)  
\n $0.694 \times 2 = 1.388$  1  
\n $0.388 \times 2 = 0.776$  0  
\n $0.776 \times 2 = 1.552$  1  
\n $0.552 \times 2 = 1.104$  1  
\n $0.104 \times 2 = 0.208$  0  
\n $0.208 \times 2 = 0.416$  0  
\ncontinue if more accuracy is desired  
\n $0.0101100$ 



### *Section 2-5 1's and 2's Complements of Binary Numbers*

- **19.** Zero is represented in 1's complement as all 0's (for +0) or all 1's (for −0).
- **20.** Zero is represented by all 0's only in 2's complement.
- **21.** (a) The 1's complement of 101 is 010.
	- (b) The 1's complement of 110 is 001.
	- (c) The 1's complement of 1010 is 0101.
	- (d) The 1's complement of 11010111 is 00101000.
	- (e) The 1's complement of 1110101 is 0001010.
	- (f) The 1's complement of 00001 is 11110.
- **22.** Take the 1's complement and add 1:



### *Section 2-6 Signed Numbers*

- **23.** (a) Magnitude of 29 = 0011101 (b) Magnitude of 85 = 1010101  $+ 29 = 00011101$   $-85 = 11010101$ 
	- (c) Magnitude of  $100_{10} = 1100100$  (d) Magnitude of  $123 = 1111011$  $+100 = 01100100$   $-123 = 11111011$
- **24.** (a) Magnitude of 34 = 0100010 (b) Magnitude of 57 = 0111001  $-34 = 11011101$   $+57 = 00111001$ 
	- $-99 = 10011100$  +115 = 01110011
- **25.** (a) Magnitude of  $12 = 1100$  (b) Magnitude of  $68 = 1000100$  $+12 = 00001100$   $-68 = 10111100$ 
	- $+101_{10} = 01100101$   $-125 = 10000011$
- **26.** (a)  $10011001 = -25$  (b)  $01110100 = +116$  (c)  $10111111 = -63$
- **27.** (a)  $10011001 = -(01100110) = -102$ 
	- (b)  $01110100 = +(1110100) = +116$
	- (c)  $10111111 = -(1000000) = -64$
- **28.** (a)  $10011001 = -(1100111) = -103$ 
	- (b)  $01110100 = +(1110100) = +116$ 
		- (c)  $10111111 = -(1000001) = -65$
- **29.** (a)  $0111110000101011 \rightarrow sign = 0$  $1.11110000101011 \times 2^{14} \rightarrow$  exponent =  $127 + 14 + 141 = 10001101$ Mantissa = 11110000101011000000000 **01000110111110000101011000000000**
	- (b)  $100110000011000 \rightarrow sign = 1$  $1.10000011000 \times 2^{11} \rightarrow$  exponent = 127 + 11 = 138 = 10001010 Mantissa = 11000001100000000000000 **11000101011000001100000000000000**
- **30.** (a) 11000000101001001110001000000000  $Sign = 1$ Exponent =  $10000001 = 129 - 127 = 2$ Mantissa = 1.01001001110001  $\times$  2<sup>2</sup> = 101.001001110001 −101.001001110001 = −**5.15258789** 
	- (b) 01100110010000111110100100000000  $Sign = 0$ Exponent =  $11001100 = 204 - 127 = 77$  Mantissa = 1.100001111101001 **1.100001111101001**  $\times 2^{77}$
- 
- 
- 
- (c) Magnitude of  $99 = 1100011$  (d) Magnitude of  $115 = 1110011$ 
	-
- (c) Magnitude of  $101_{10} = 1100101$  (d) Magnitude of  $125 = 1111101$ 
	-

## *Section 2-7 Arithmetic Operations with Signed Numbers*



Changing to 2's complement with sign: 100111001010

**36.** 00011001 01000100 = 00000010 25  $\frac{68}{2}$  = 2, remainder of 18

## *Section 2-8 Hexadecimal Numbers*



- (b)  $59_{16} = 01011001$ 
	- (c)  $A14_{16} = 1010\,0001\,0100$ <br>(d)  $5C8_{16} = 0101\,1100\,1000$
	- $5C8_{16} = 0101 1100 1000$
	- (e)  $4100_{16} = 0100\ 0001\ 0000\ 0000$
- (f) FB17<sub>16</sub> = 1111 1011 0001 0111
- (g)  $8A9D_{16} = 1000 1010 1001 1101$



- **41.** (a)  $37_{16} + 29_{16} = 60_{16}$ (b)  $A0_{16} + 6B_{16} = 10B_{16}$
- (c)  $\text{FF}_{16} + \text{BB}_{16} = 1\text{BA}_{16}$
- *15*

hexadecimal number  $= 1964_{16}$ 

**42.** (a)  $51_{16} - 40_{16} = 11_{16}$ (b)  $C8_{16} - 3A_{16} = 8E_{16}$ (c)  $FD_{16} - 88_{16} = 75_{16}$ 

# *Section 2-9 Octal Numbers*

43. (a) 
$$
12_8 = 1 \times 8^1 + 2 \times 8^0 = 8 + 2 = 10
$$
  
\n(b)  $27_8 = 2 \times 8^1 + 7 \times 8^0 = 16 + 7 = 23$   
\n(c)  $56_8 = 5 \times 8^1 + 6 \times 8^0 = 40 + 6 = 46$   
\n(d)  $64_8 = 6 \times 8^1 + 4 \times 8^0 = 48 + 4 = 52$   
\n(e)  $103_8 = 1 \times 8^2 + 3 \times 8^0 = 64 + 3 = 67$   
\n(f)  $557_8 = 5 \times 8^2 + 5 \times 8^1 + 7 \times 8^0 = 320 + 40 + 7 = 367$   
\n(g)  $163_8 = 1 \times 8^2 + 6 \times 8^1 + 3 \times 8^0 = 64 + 48 + 3 = 115$   
\n(h)  $1024_8 = 1 \times 8^3 + 2 \times 8^1 + 4 \times 8^0 = 512 + 16 + 4 = 532$   
\n(i)  $7765_8 = 7 \times 8^3 + 7 \times 8^2 + 6 \times 8^1 + 5 \times 8^0 = 3584 + 448 + 48 + 5 = 4085$   
\n44. (a)  $\frac{15}{8} = 1$ , remainder = 7 (LSD) (b)  $\frac{27}{8} = 3$ , remainder = 3 (l $\frac{1}{8} = 0$ , remainder = l $\frac{3}{8} = 0$ , remainder = 3  
\noctal number = 17<sub>8</sub> octal number = 33<sub>8</sub>

(c) 
$$
\frac{46}{8} = 5
$$
, remainder = 6 (LSD)  
 $\frac{5}{8} = 0$ , remainder = 5  
octal number = 56<sub>8</sub>

(e) 
$$
\frac{100}{8}
$$
 = 12, remainder = 4 (LSD)  
 $\frac{12}{8}$  = 1, remainder = 4  
 $\frac{1}{8}$  = 0, remainder = 1  
octal number = 144<sub>8</sub>

(g) 
$$
\frac{219}{8} = 27
$$
, remainder = 3 (LSD)  
 $\frac{27}{8} = 3$ , remainder = 3  
 $\frac{3}{8} = 0$ , remainder = 3  
octal number = 333<sub>8</sub>

(b) 
$$
\frac{27}{8} = 3
$$
, remainder = 3 (LSD)  
\n $\frac{3}{8} = 0$ , remainder = 3  
\noctal number = 33<sub>8</sub>  
\n(d)  $\frac{70}{8} = 8$ , remainder = 6 (LSD)

(d) 
$$
\frac{8}{8}
$$
 = 8, remainder = 6 (LSD)  
\n $\frac{8}{8}$  = 1, remainder = 0  
\n $\frac{1}{8}$  = 0, remainder = 1  
\noctal number = 106<sub>8</sub>

(f) 
$$
\frac{142}{8} = 17
$$
, remainder = 6 (LSD)  
 $\frac{17}{8} = 2$ , remainder = 1  
 $\frac{2}{8} = 0$ , remainder = 2  
octal number = 216<sub>8</sub>

(h) 
$$
\frac{435}{8} = 54
$$
, remainder = 3 (LSD)  
 $\frac{54}{8} = 6$ , remainder = 6  
 $\frac{6}{8} = 0$ , remainder = 6  
octal number = 663<sub>8</sub>

- 45. (a)  $13_8 = 001011$ 
	- (b)  $57_8 = 101111$
	- (c)  $101_8 = 001 000 001$
	- (d)  $321_8 = 011\ 010\ 001$
	- (e)  $540_8 = 101 100 000$
	- (f)  $4653_8 = 100 110 101 011$
	- (g)  $13271_8 = 001 011 010 111 001$
	- (h)  $45600_8 = 100 101 110 000 000$
	- (i)  $100213_8 = 001\ 000\ 000\ 010\ 001\ 011$
- **46.** (a)  $111 = 7_8$ 
	- (b)  $010 = 2_8$
	- (c)  $110 111 = 67<sub>8</sub>$
	- (d)  $101\ 010 = 52_8$
	- (e)  $001 100 = 14<sub>8</sub>$
	- (f)  $001\ 011\ 110 = 136_8$
	- (g)  $101 100 011 001 = 5431_8$
	- (h)  $010\ 110\ 000\ 011 = 2603_8$
	- (i) 111 111 101 111 000 =  $77570_8$

#### *Section 2-10 Binary Coded Decimal (BCD)*

- 47. (a)  $10 = 0001 0000$ (b)  $13 = 00010011$ (c)  $18 = 00011000$ (d)  $21 = 0010\,0001$ (e)  $25 = 00100101$ (f)  $36 = 00110110$ (g)  $44 = 0100 0100$ (h)  $57 = 01010111$ (i)  $69 = 01101001$ (j)  $98 = 10011000$ (k)  $125 = 0001\ 0010\ 0101$ (1)  $156 = 0001 0101 0110$ **48.** (a)  $10 = 1010$ , 4 bits binary, 8 bits BCD (b)  $13 = 1101_2$  4 bits binary, 8 bits BCD<br>(c)  $18 = 10010_2$  5 bits binary, 8 bits BCD (c)  $18 = 10010<sub>2</sub>$  5 bits binary, 8 bits BCD (d)  $21 = 10101_2$  5 bits binary, 8 bits BCD (e)  $25 = 11001_2$  5 bits binary, 8 bits BCD (f)  $36 = 100100<sub>2</sub>$  6 bits binary, 8 bits BCD (g)  $44 = 101100<sub>2</sub>$  6 bits binary, 8 bits BCD (h)  $57 = 111001_2$  6 bits binary, 8 bits BCD (i)  $69 = 1000101_2$  7 bits binary, 8 bits BCD
	- (j)  $98 = 1100010_2$  7 bits binary, 8 bits BCD (k)  $125 = 1111101$ <sub>2</sub> 7 bits binary, 12 ibts BCD
	- (1)  $156 = 10011100_2$  8 bits binary, 12 bits BCD





 $000110010101$ 

0001001001101001



# *Section 2-11 Digital Codes*





- 0 0100000  **H e l l o . #**  1001000 1101111 1110111 0100000 1100001 1110010 1100101  **H o w # a r e**  0100000 1111001 1101111 1110101 0111111  **# y o u ?**
- **61.** 1001000 1100101 1101100 1101100 1101111 0101110 0100000  **48 65 6C 6C 6F 2E 20**  1001000 1101111 1110111 0100000 1100001 1110010 1100101  **48 6F 77 20 61 72 65**  0100000 1111001 1101111 1110101 0111111  **20 79 6F 75 3F**
- **62.** 30 INPUT A, B



## *Section 2-12 Error Detection Codes*

- **63.** Code (b) 011101010 has five 1s, so it is in error.
- **64.** Codes (a) 11110110 and (c) 01010101010101010 are in error because they have an even number of 1s.
- **65.** (a) 1 10100100 (b) 0 00001001 (c) 1 11111110



In each case, you get the other number.



Append remainder to data.

CRC is 101100100110.

**69.** Error in MSB of transmitted CRC:



Remainder is 10, indicating an error.

# **CHAPTER 3**  LOGIC GATES

# *Section 3-1 The Inverter*

**1.** See Figure 3-1.



- **2.** *B*: LOW, *C*: HIGH, *D*: LOW, *E*: HIGH, *F*: LOW
- **3.** See Figure 3-2.



*Section 3-2 The AND Gate*

**4.** See Figure 3-3.



- **5.** See Figure 3-4.  $\bar{A}$  $\overline{0}$ .  $\boldsymbol{B}$  $\theta$  $\bar{X}$  $\overline{0}$ **FIGURE 3-4 6.** See Figure 3-5.  $\boldsymbol{A}$  $\theta$  $\bar{B}$  $\theta$  $\boldsymbol{X}$  $\sigma$ **FIGURE 3-5**
- **7.** See Figure 3-6.



**8.** See Figure 3-7.



*Section 3-3 The OR Gate*

**9.** See Figure 3-8.



**10.** See Figure 3-9.



**11.** See Figure 3-10.



**13.** See Figure 3-12.



**14.**



# *Section 3-4 The NAND Gate*





**17.** See Figure 3-15.



**18.** See Figure 3-16.



*Section 3-5 The NOR Gate* 

**19.** See Figure 3-17.

 $\boldsymbol{A}$  $\boldsymbol{B}$  $\boldsymbol{X}$ **FIGURE 3-17** 

**20.** See Figure 3-18.





## *Section 3-6 The Exclusive-OR and Exclusive-NOR Gates*

**23.** The output of the XOR gate is HIGH only when one input is HIGH. The output of the OR gate is HIGH any time one or more inputs are HIGH.

 $XOR = \overline{AB} + \overline{AB}$  $OR = A + B$ 

**24.** See Figure 3-21.





# *Section 3-7 Fixed-Function Logic*

**27.** The power dissipation of **CMOS** increases with frequency.

**28.** (a) 
$$
P = \left(\frac{I_{\text{CCH}} + I_{\text{CCL}}}{2}\right) V_{\text{CC}} = \left(\frac{1.6 \text{ mA} + 4.4 \text{ mA}}{2}\right) 5.5 \text{ V} = 16.5 \text{ mW}
$$
  
(b)  $V_{\text{OH(min)}} = 2.7 \text{ V}$ 

(c) 
$$
t_{PLH} = T_{PHL} = 15
$$
 ns

(d) 
$$
V_{OL} = 0.4 \text{ V (max)}
$$

(e) @ 
$$
V_{CC} = 2 \text{ V}
$$
,  $t_{PHL} = t_{PLH} = 75 \text{ ns}$ ; @  $V_{CC} = 6 \text{ V}$ ,  $t_{PHL} = t_{PLH} = 13 \text{ ns}$ 



- **30.** Gate A can be operated at the highest frequency because it has shorter propagation delay times than Gate B.
- **31.**  $P_D = V_{\text{CC}}I_C = (5 \text{ V})(4 \text{ mA}) = 20 \text{ mW}$
- **32.**  $I_{\text{CCH}} = 4 \text{ mA}; P_D = (5 \text{ V})(4 \text{ mA}) = 20 \text{ mW}$

### *Section 3-8 Troubleshooting*

- **33.** (a) NAND gate OK
	- (b) AND gate faulty
	- (c) NAND gate faulty
	- (d) NOR gate OK
	- (e) XOR gate faulty
	- (f) XOR gate OK
- **34.** (a) NAND gate faulty. Input A open.
	- (b) NOR gate faulty. Input B shorted to ground.
	- (c) NAND gate OK
	- (d) XOR gate faulty. Input A open.
- **35.** (a) The gate does not respond to pulses on either input when the other input is HIGH. It is unlikely that both inputs are open. The most probable fault is that the output is stuck in the LOW state (shorted to ground, perhaps) although it could be open.
	- (b) Pin 4 input or pin 6 output internally open.

- **36.** The timer input to the AND gate is open. Check for 30-second HIGH level on this input when ignition is turned on.
- **37.** An open seat-belt input to the AND gate will act like a constant HIGH just as if the seat belt were unbuckled.
- **38.** Two possibilities: An input stuck LOW or the output stuck HIGH.

## *Section 3-9 Programmable Logic*

**39.**  $X_1 = \overline{AB}$  $X_2 = \overline{AB}$  $X_3 = \overline{AB}$ **40.**  $X_1 = \overline{ABC}$ *Row* 1: blow A, B,  $\overline{B}$ , C, and  $\overline{C}$  column fuses *Row* 2: blow  $\overline{A}$ ,  $\overline{A}$ ,  $\overline{B}$ ,  $C$ , and  $\overline{C}$  column fuses *Row* 3: blow  $\overline{A}$ ,  $\overline{A}$ ,  $\overline{B}$ ,  $\overline{B}$ , and  $\overline{C}$  column fuses  $X_2 = AB\overline{C}$ *Row* 4: blow  $\overline{A}$ , *B*,  $\overline{B}$ , *C*, and  $\overline{C}$  column fuses *Row* 5: blow A,  $\overline{A}$ ,  $\overline{B}$ , C, and  $\overline{C}$  column fuses

*Row* 6: blow  $\overline{A}$ ,  $\overline{A}$ ,  $\overline{B}$ ,  $\overline{B}$ , and C column fuses  $X_3 = \overline{ABC}$ 

*Row* 7: blow A, B,  $\overline{B}$ , C, and  $\overline{C}$  column fuses *Row* 8: blow  $\overline{A}$ ,  $\overline{A}$ ,  $\overline{B}$ ,  $C$ , and  $\overline{C}$  column fuses *Row* 9: blow  $\overline{A}$ ,  $\overline{A}$ ,  $\overline{B}$ ,  $\overline{B}$ , and C column fuses

#### *Special Design Problems*

**41.** See Figure 3-25.


- **42.** See Figure 3-26. **Board Position** Activate insertion tool Component in chamber **FIGURE 3-26**
- **43.** Add an inverter to the Enable input line of the AND gate as shown in Figure 3-27.



**44.** See Figure 3-28.



**45.** See Figure 3-29.



**46.** See Figure 3-30.



**47.** See Figure 3-31.



### *Multisim Troubleshooting Practice*

- **48.** Input A shorted to output.
- **49.** Inputs shorted together.
- **50.** No fault.
- **51.** Output open.

## **CHAPTER 4**  BOOLEAN ALGEBRA AND LOGIC SIMPLIFICATION

### *Section 4-1 Boolean Operations and Expressions*

- **1.**  $X = A + B + C + D$ This is an OR configuration.
- **2.** *Y* = *ABCDE*
- **3.**  $X = \overline{A} + \overline{B} + \overline{C}$
- **4.** (a)  $0 + 0 + 1 = 1$  (b)  $1 + 1 + 1 = 1$ (c)  $1 \cdot 0 \cdot 0 = 1$  (d)  $1 \cdot 1 \cdot 1 = 1$ (e)  $1 \cdot 0 \cdot 1 = 0$  (f)  $1 \cdot 1 + 0 \cdot 1 \cdot 1 = 1 + 0 = 1$

5. (a) 
$$
AB = 1
$$
 when  $A = 1, B = 1$ 

- (b)  $\overline{ABC} = 1$  when  $A = 1, B = 0, C = 1$
- (c)  $A + B = 0$  when  $A = 0$ ,  $B = 0$
- (d)  $\overline{A} + B + \overline{C} = 0$  when  $A = 1, B = 0, C = 1$
- (e)  $\overline{A} + \overline{B} + C = 0$  when  $A = 1, B = 1, C = 0$
- (f)  $\overline{A} + B = 0$  when  $A = 1, B = 0$
- (g)  $\overline{ABC} = 1$  when  $A = 1, B = 0, C = 0$

6. (a) 
$$
X = (A + B)C + B
$$



(b) 
$$
X = (A+B)C
$$



(c)  $X = \overline{ABC} + \overline{AB}$ 



(d) 
$$
X = (A + B)(\overline{A} + B)
$$



$$
(e) \qquad X = (A + BC)(\overline{B} + \overline{C})
$$



#### *Section 4-2 Laws and Rules of Boolean Algebra*

- **7.** (a) Commutative law of addition
	- (b) Commutative law of multiplication

 $\qquad \qquad -$ 

- (c) Distributive law
- **8.** Refer to Table 4-1 in the textbook.
	- (a) Rule 9:  $A = A$
	- (b) Rule 8:  $A\overline{A} = 0$  (applied to 1st and 3rd terms)
	- (c) Rule 5:  $A + A = A$
	- (d) Rule 6:  $A + \overline{A} = 1$ <br>(e) Rule 10:  $A + AB = A$
	- (e) Rule 10:  $A + AB = A$
	- (f) Rule 11:  $A + \overline{AB} = A + B$  (applied to 1st and 3rd terms)

## *Section 4-3 DeMorgan's Theorems*

9. (a) 
$$
\frac{\overline{A + \overline{B}}}{\overline{AB} = \overline{A}B} = \overline{AB}
$$
  
\n(b) 
$$
\frac{\overline{AB} = \overline{A} + \overline{B}}{\overline{AB} = \overline{A} + \overline{B}} = \overline{ABC}
$$
  
\n(c) 
$$
\frac{\overline{AB + B + C}}{\overline{AB + C} = \overline{ABC}}
$$
  
\n(d) 
$$
\frac{\overline{AB + C}}{\overline{BC} = \overline{A} + \overline{B} + \overline{C}}
$$
  
\n(e) 
$$
\frac{\overline{A(B + C)} = \overline{A + B + C} + \overline{B}}{\overline{AB} + \overline{C}D} = \overline{A + B + \overline{C} + \overline{D}}
$$
  
\n(g) 
$$
\frac{\overline{AB + CD}}{\overline{AB + CD}} = \overline{AB + \overline{C} + \overline{D}} = \overline{AB} + \overline{CD}
$$
  
\n(h) 
$$
\frac{\overline{AB(C + D)} = \overline{A + B} + \overline{C + D}}{\overline{AB} + \overline{C + D}} = \overline{A + B} + \overline{CD}
$$
  
\n10. (a) 
$$
\frac{\overline{AB(C + E)} = \overline{AB} + \overline{(C + \overline{D})} = \overline{A} + B + \overline{CD}}{\overline{AB(C + E + \overline{D})} = \overline{A + B} + \overline{CD}
$$
  
\n(c) 
$$
\overline{(A + \overline{B} + C + \overline{D}) + \overline{ABCD} = \overline{ABCD} + \overline{A + \overline{B} + \overline{C} + D}
$$
  
\n(d) 
$$
\frac{\overline{\overline{A + B + C + D}}(\overline{ABCD}) = (\overline{ABCD})(\overline{A + B + C + \overline{D}})}{\overline{ABCD} + \overline{A + B + C + \overline{D}} = \overline{A + B} + \overline{C + D} + \overline{A \overline{B}} \overline{CD}}
$$
  
\n(e) 
$$
\overline{\overline{ABCD}} + \overline{\overline{B + C + D}} = \overline{AB} + \overline{(CD + \overline{E}F) + \overline{A
$$

## *Section 4-4 Boolean Analysis of Logic Circuits*

**12.** (a)  $AB = X$ (b)  $\overline{A} = X$ (c)  $A + B = X$ (d)  $A + B + C = X$ 

**13.** See Figure 4-1.



**14.** See Figure 4-2.



**15.** See Figure 4-3.



- **16.** (a) See Figure 4-4(a).<br>(b) See figure 4-4(b).
	- See figure  $4-4(b)$ .



**17.** See Tables 4-1 and 4-2.



Table 4-2



**18.** (a)  $X = A + B$ 



(c)  $X = AB + BC$ 



$$
(e) \qquad X = (A+B)(B+C)
$$



#### *Section 4-5 Simplification Using Boolean Algebra*

**19.** (a) 
$$
A(A+B) = AA + BB = A + AB = A(1 + B) = A
$$

(b) 
$$
A(A+AB) = AA + AAB = 0 + AB = AB
$$

- (c)  $BC + \overline{BC} = C(B + \overline{B}) = C(1) = C$
- (d)  $A(A + \overline{AB}) = AA + \overline{AAB} = A + (0)B = A + 0 = A$
- (e)  $\overline{ABC} + \overline{ABC} + \overline{ABC} = \overline{ABC} + \overline{AC}(B + \overline{B}) = \overline{ABC} + \overline{AC}(1)$  $= \overline{ABC} + \overline{AC} = \overline{C(A} + \overline{AB}) = \overline{C(A} + \overline{B}) = \overline{AC} + \overline{BC}$

$$
(b) \qquad X = AB
$$



(d) 
$$
X = (A + B)C
$$



20. (a) 
$$
(A + \overline{B})(A + C) = AA + AC + AB + \overline{BC} = A + AC + \overline{AB} + \overline{BC}
$$
  
\t $= A(1 + C + \overline{B}) + \overline{BC} = A(1) + \overline{BC} = A + \overline{BC}$   
\t(b)  $\overline{AB} + \overline{ABC} + \overline{ABCD} + \overline{ABCDE} = \overline{AB}(1 + \overline{C} + CD + \overline{CDE}) = \overline{AB}(1)$   
\t $= \overline{AB}$   
\t(c)  $AB + \overline{ABC} + A = AB + (\overline{A} + \overline{B})C + A = AB + \overline{AC} + \overline{BC} + A$   
\t $A(B+1) + \overline{AC} + \overline{BC} = A + \overline{AC} + \overline{BC} = A + C + \overline{BC} = A + C(1 + \overline{B})$   
\t $= A + C$   
\t(d)  $(A + \overline{A})(AB + AB\overline{C}) = AAB + AAB\overline{C} + \overline{AAB} + \overline{AAB\overline{C}}$   
\t $= AB + \overline{AB}\overline{C} + 0 + 0 = AB(1 + \overline{C}) = AB$   
\t(e)  $AB + (\overline{A} + \overline{B})C + AB = AB + \overline{AC} + \overline{BC} + AB = AB + (\overline{A} + \overline{B})C$   
\t $= AB + \overline{ABC} = AB + C$   
21. (a)  $BD + B(D + E) + \overline{D}(D + F) = BD + BD + BE + \overline{D}D + \overline{DF}$   
\t $= BD + BE + 0 + \overline{DF} = BD + BE + \overline{DF}$   
\t(b)  $\overline{ABC} + (\overline{A + B + \overline{C}}) + \overline{ABCD} = \overline{ABC} + \overline{ABCD} = \overline{ABC} + \overline{ABCD}$   
\t $= \overline{AB}(C + \overline{CD}) = \overline{AB}(C + D) = \overline{ABC} + \overline{ABD}$   
\t(c)  $(B + BC)(B + \overline{BC})(B + D) = B(1 + C)(B + C)(B + D)$   
\t $= B(B + C$ 

 $= ABC + 0(BC + AC) = ABC$ 

*41* 

- **22.** First develop the Boolean expression for the output of each gate network and simplify.
	- (a) See Figure 4-5.



- $X = \overline{ABC} + A(\overline{CD} + \overline{B}) = \overline{ABC} + \overline{ACD} + \overline{AB} = \overline{B}(A + \overline{AC}) + \overline{ACD}$  $=\overline{B}(A+C)+ACD=A\overline{B}+\overline{B}C+AC\overline{D}$
- (b) See Figure 4-6.



$$
X = \overline{AB} + \overline{ACD} + \overline{ABC} = \overline{AB}(1+C) + \overline{ACD} = \overline{AB} + \overline{ACD}
$$

(c) See Figure 4-7.



 $X = \overline{AB} + \overline{BCD}$  No further simplification is possible.

(d) See Figure 4-8.



 $X = \overline{AB} + \overline{ACD}$  No further simplification is possible.

# *Section 4-6 Standard Forms of Boolean Expressions*

23. (a) 
$$
(A+B)(C+\overline{B}) = AC + BC + BB + AB = AC + BC + AB
$$
  
\n(b)  $(A + \overline{BC})C = AC + \overline{BC}C = AC + \overline{BC}$   
\n(c)  $(A + C)(AB + AC) = AAB + AAC + ABC + ACC = AB + AC + ABC + ACC = (AB + AC)(1 + C) = AB + AC$   
\n $= (AB + AC)(1 + C) = AB + ABCD + CDCD = AB + \overline{ABCD} + CD$   
\n $= AB(\overline{AB} + 1)CD = AB + CD$   
\n(b)  $AB(\overline{BC} + BD) = A\overline{B}\overline{BC} + A\overline{B}BD = 0 + A\overline{BD} = A\overline{BD}$   
\n(c)  $A + B[AC + (B + \overline{C})D] = A + ABC + (B + \overline{C})BD$   
\n $= A + ABC + BD + B\overline{CD} = A(1 + BC) + BD + B\overline{CD} = A + BD(1 + \overline{C})$   
\n $= A + BD$   
\n25. (a) The domain is A, B, C  
\nThe standard SOP is:  $\overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$   
\n(b) The domain is A, B, C  
\nThe standard SOP is:  $\overline{ABC} + \overline{ABC} + \overline{ABC}$   
\n(c) The domain is A, B, C  
\nThe standard SOP is:  $\overline{ABC} + \overline{ABC} + \overline{ABC}$   
\n26. (a)  $AB + CD = ABCD + ABC\overline{D} + ABC\overline{D} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}$   
\n(b)  $ABD = ABCD + ABC\overline{D} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}$   
\n(c)  $A + BD = \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}$ 

$$
+ ABC\overline{D} + ABCD + \overline{ABCD} + \overline{ABCD}
$$

27. (a) 
$$
\overrightarrow{ABC} + \overrightarrow{ABC} + \overrightarrow{ABC} + \overrightarrow{ABC}
$$
: 101 + 100 + 111 + 011  
\n(b)  $\overrightarrow{ABC} + \overrightarrow{ABC} + \overrightarrow{ABC}$ : 111 + 101 + 001  
\n(c)  $\overrightarrow{ABC} + \overrightarrow{ABC} + \overrightarrow{ABC}$ : 111 + 110 + 101  
\n28. (a)  $\overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD}$ :  
\n1111 + 1110 + 1101 + 1100 + 0011 + 0111 + 1011  
\n(b)  $\overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD}$   
\n+  $\overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD}$ :  
\n1000 + 1001 + 1010 + 1011 + 1100 + 1101 + 1110 + 1111 + 0101 + 0111  
\n29. (a)  $(A + B + C)(A + B + \overline{C})(A + \overline{B} + C)(\overline{A} + \overline{B} + C)$   
\n(b)  $(A + B + C)(A + B + \overline{C})(A + \overline{B} + C)(\overline{A} + B + C)$   
\n(c)  $(A + B + C)(A + B + \overline{C})(A + \overline{B} + C)(\overline{A} + B + C)$   
\n30. (a)  $(A + B + C + D)(A + B + C + \overline{D})(A + B + \overline{C} + D)(A + \overline{B} + C + D)(A + \overline{B} + C + \overline{D})(A + \overline{B$ 

$$
(A+B+C+D)(A+B+C+D)
$$

# *Section 4-7 Boolean Expressions and Truth Tables*

**31.** (a)













**33.** (a)  $\overline{AB} + \overline{ABC} + \overline{AC} + \overline{ABC} = \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$ 

(b)  $\overline{X} + Y \overline{Z} + WZ + X \overline{Y}Z = \overline{WXYZ} + \overline{WXYZ} + \overline{WXYZ} + \overline{WXYZ}$  $+ \overline{W} \overline{X} \overline{Y} \overline{Z} + \overline{W} \overline{X} \overline{Y} \overline{Z} + \overline{W} \overline{X} \overline{Y} \overline{Z} + \overline{W} \overline{X} \overline{Y} \overline{Z}$  $+W\overline{X}Y\overline{Z}+W\overline{X}YZ+WX\overline{Y}Z+WXY\overline{Z}+WXYZ$ 









$$
f_{\rm{max}}
$$

 $C \mid X$ 

(b) Table 4-10



**35.** (a)

| Table 4-11     |                  |                |                |  |  |  |  |  |  |
|----------------|------------------|----------------|----------------|--|--|--|--|--|--|
| A              | $\boldsymbol{B}$ | С              | X              |  |  |  |  |  |  |
| $\overline{0}$ | $\overline{0}$   | 0              | $\overline{0}$ |  |  |  |  |  |  |
| $\overline{0}$ | $\overline{0}$   | 1              | $\overline{0}$ |  |  |  |  |  |  |
| $\overline{0}$ | 1                | $\overline{0}$ | $\overline{0}$ |  |  |  |  |  |  |
| $\overline{0}$ | 1                | 1              | 1              |  |  |  |  |  |  |
| 1              | $\overline{0}$   | $\overline{0}$ | 1              |  |  |  |  |  |  |
| 1              | $\overline{0}$   | 1              | 1              |  |  |  |  |  |  |
| 1              | 1                | 0              | 1              |  |  |  |  |  |  |
|                |                  |                |                |  |  |  |  |  |  |

 $(b)$ 



36. (a) 
$$
X = \overline{AB}C + \overline{ABC} + \overline{ABC} + \overline{ABC}
$$

$$
X = (A + B + C)(A + \overline{B} + C)(A + \overline{B} + \overline{C})(\overline{A} + \overline{B} + C)
$$
  
\n(b) 
$$
X = \overline{ABC} + \overline{ABC} + \overline{ABC}
$$

$$
X = (A + B + C)(A + B + \overline{C})(A + \overline{B} + C)(A + \overline{B} + \overline{C})(\overline{A} + B + C)
$$

(c) 
$$
X = ABCD + ABCD + ABCD + ABCD + ABCD + ABCD + ABCD
$$

$$
X = (A + B + \overline{C} + D)(A + \overline{B} + C + D)(A + \overline{B} + \overline{C} + \overline{D})(\overline{A} + B + C + D)(\overline{A} + B + \overline{C} + D)
$$

$$
(\overline{A} + B + \overline{C} + \overline{D})(\overline{A} + \overline{B} + C + \overline{D})(\overline{A} + \overline{B} + \overline{C} + D)(\overline{A} + \overline{B} + \overline{C} + \overline{D})
$$

(d) 
$$
X = \overline{ABC} \overline{D} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}
$$

$$
X = (A + B + C + D)(A + B + C + \overline{D})(A + B + \overline{C} + \overline{D})(A + \overline{B} + \overline{C} + D)(\overline{A} + B + C + \overline{D})
$$

$$
(\overline{A} + B + C + \overline{D})(\overline{A} + B + \overline{C} + D)(\overline{A} + \overline{B} + C + \overline{D})(\overline{A} + \overline{B} + \overline{C} + D)
$$

#### *Section 4-8 The Karnaugh Map*

- **37.** See Figure 4-9.
- **38.** See Figure 4-10.
- **39.** See Figure 4-11.



*Section 4-9 Karnaugh Map SOP Minimization* 



**41.** See Figure 4-13.



42. (a) 
$$
AB + \overline{ABC} + ABC = AB(C + \overline{C}) + \overline{ABC} + \overline{ABC}
$$

$$
= ABC + \overline{ABC} + \overline{ABC} + \overline{ABC}
$$

$$
= ABC + \overline{ABC} + \overline{ABC}
$$

(b) 
$$
A + BC = A(B + B)(C + C) + (A + A)BC = (AB + AB)(C + C) + (A + A)BC
$$

$$
= ABC + AB\overline{C} + \overline{ABC} + \overline{ABC} + \overline{ABC} + ABC
$$

$$
= ABC + ABC + \overline{ABC} + \overline{ABC} + \overline{ABC}
$$

(c) 
$$
ABCD + ACD + BCD + ABCD
$$
  
=  $\overline{ABCD} + A(B + \overline{B})CD + (A + \overline{A})B\overline{CD} + \overline{AB}\overline{CD} =$   
=  $\overline{ABCD} + \overline{ABCD} + \overline{ABCD} = \overline{ABCD} + \overline{ABCD} + \overline{ABCD}$ 

(d) 
$$
\overrightarrow{AB} + \overrightarrow{ABCD} + CD + \overrightarrow{BCD} + ABCD
$$
  
\n
$$
= \overrightarrow{AB}(C + \overrightarrow{C})(D + \overrightarrow{D}) + \overrightarrow{ABCD} + (A + \overrightarrow{A})(B + \overrightarrow{B})CD + (A + \overrightarrow{A})B\overrightarrow{CD} + ABCD
$$
  
\n
$$
= \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD} + \overrightarrow{ABCD}
$$
  
\n
$$
= \overrightarrow{ABCD} + \overrightarrow{ABCD}
$$
  
\n
$$
= \overrightarrow{ABCD} + \overrightarrow{ABCD}
$$
  
\n
$$
= \overrightarrow{ABCD} + \overrightarrow{ABCD}
$$

**43.** See Figure 4-14.



**44.** See Figure 4-15.



**45.** Plot the 1's from Table 4-11 in the text on the map as shown in Figure 4-16 and simplify.



**46.** Plot the 1's from Table 4-12 in the text on the map as shown in Figure 4-17 and simplify.



**47.** See Figure 4-18.



### *Section 4-10 Five-Variable Karnaugh Maps*

**48.**  $X = \overline{AB} \overline{C} \overline{D} \overline{E} + \overline{A} \overline{B} \overline{C} \overline{D} \overline{E}.$ See Figure 4-19.



**49.** See Figure 4-20.



**50.** See Figure 4-21.



#### *Section 4-11 Describing Logic with an HDL*

```
51. entity AND_OR is 
                port (A, B, C, D, E, F, G, H, I: in bit; X: out bit); 
       end entity AND_OR; 
       architecture Logic of AND_OR is
       begin
               X \leq (A \text{ and } B \text{ and } C) or (D \text{ and } E \text{ and } F) or (G \text{ and } H \text{ and } I);
       end architecture Logic;
```

```
52. The VHDL program:
```
**entity** SOP is **port** (A, B, C: **in** bit; X: **out** bit); **end entity** SOP; **architecture** Logic **of** SOP **is begin**  $Y \leq (A \text{ and not } B \text{ and } C)$  or (not A and not B and C) or (A **and not** B **and not** C) **or** (**not** A **and** B **and** C); **end architecture** Logic;

#### *System Application Activity*

- **53.** An LED display is more suitable for low-light conditions because LEDs emit light and LCDs do not.
- **54.** The purpose of the invalid code detector is to detect the codes 1010, 1011, 1100, 1101, 1110, and 1111 to activate the display for letters.

**55.** The standard SOP expression for segment *c* is:  $c = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 H_0$ This expression is minimized in Figure 4-22.



**56.** The standard SOP expression for segment *d* is:  $d = H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 \overline{H}_0 + H_3 H_2 \overline{H}_1 H_0 + H_3 H_2 H_1 \overline{H}_0$ This expression is minimized in Figure 4-23.



The standard expression requires four 4-input AND gates, one 4-input OR gate, and 3 inverters. The minimum expression requires one 2-input AND gates, one 3-input AND gate, one 2-input OR gate, and 2 inverters.

#### **FIGURE 4-23**

The standard SOP expression for segment *e* is:  $e = H_{3}\overline{H}_{2}H_{1}\overline{H}_{0} + H_{3}\overline{H}_{2}H_{1}H_{0} + H_{3}H_{2}\overline{H}_{1}\overline{H}_{0} + H_{3}H_{2}\overline{H}_{1}H_{0} + H_{3}H_{2}H_{1}\overline{H}_{0}$ This expression is minimized in Figure 4-24.



The standard SOP expression for segment *f* is:  $f = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 \overline{H}_0 + H_3 H_2 H_1 \overline{H}_0$ This expression is minimized in Figure 4-25.



The standard expression requires four 4-input AND gates, one 4-input OR gate, and 3 inverters. The minimum expression requires one 2-input AND gate.

#### **FIGURE 4-25**

The standard SOP expression for segment *g* is:  $g = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 H_0 + H_3 H_2 H_1 \overline{H}_0$ This expression is minimized in Figure 4-26.



#### *Special Design Problems*

- **57.** Connect the OR gate output for each segment to an inverter and then use the inverter output to drive the segment with a HIGH.
- **58.** See Figure 4-27.  $F = 1111$  The expression for segment *a* to include the letter *F* is:  $a = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 H_2 \overline{H}_1 \overline{H}_0 + H_3 H_2 H_1 \overline{H}_0 + H_3 H_2 H_1 H_0$ The expression is minimized in Figure 4-27.



**59.** See Figure 4-28. Segment *b* is used for letters *A* and *d*.  $b=H_{\textit{3}}\bar{H}_{\textit{2}}H_{\textit{1}}\bar{H}_{\textit{0}}+H_{\textit{3}}H_{\textit{2}}\bar{H}_{\textit{1}}H_{\textit{0}}$ 



See Figure 4-29. Segment *c* is used for letters *A*, *b*, and *d*.  $c = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 H_0$ 



 See Figure 4-30. Segment *d* is used for *b*, *C*, *d*, and *E*.  $d = H_{3}\overline{H}_{2}H_{1}H_{0} + H_{3}H_{2}\overline{H}_{1}\overline{H}_{0} + H_{3}H_{2}\overline{H}_{1}H_{0} + H_{3}H_{2}H_{1}\overline{H}_{0}$ 



 See Figure 4-31. Segment *e* is used for *A*, *b*, *C*, *d*, *E*, and *F*.  $e = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 \overline{H}_0 + H_3 H_2 \overline{H}_1 H_0 + H_3 H_2 H_1 \overline{H}_0 + H_3 H_2 H_1 H_0$ 





 See Figure 4-32. Segment *f* is used for *A*, *b*, *C*, *E*, and *F*.  $f = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 \overline{H}_0 + H_3 H_2 H_1 \overline{H}_0 + H_3 H_2 H_1 H_0$ 

 See Figure 4-33. Segment *g* is used in *A*, *b*, *d*, *E*, and *F*.  $g = H_{3}^{\ast} \overline{H}_{2} H_{1} \overline{H}_{0} + H_{3}^{\ast} \overline{H}_{2} H_{1} \overline{H}_{0} + H_{3} H_{2} \overline{H}_{1} H_{0} + H_{3} H_{2} H_{1} \overline{H}_{0} + H_{3} H_{2} H_{1} H_{0}$ 



**60.** The invalid code detector must disable the display when any numerical input (0-9) occurs. A HIGH enables the display and a LOW disables it. A circuit that detects the numeric codes and produces a LOW is shown in Figure 4-34.



### *Multisim Troubleshooting Practice*

- **61.** Input *A* inverter output open.
- **62.** Input *A* of segment *e* OR gate open.
- **63.** Segment *b* OR gate output open.

## **CHAPTER 5**  COMBINATIONAL LOGIC ANALYSIS

# *Section 5-1 Basic Combinational Logic Circuits*

**1.** See Figure 5-1.



2. (a) 
$$
X = \overline{AB + A} + AC
$$
  
\n(b)  $X = \overline{\overline{AB} + \overline{A}CD + DB\overline{D}}$ 

- **3.** (a) *X* = *ABB* 
	- (b)  $X = AB + B$
	- (c)  $X = \overline{A} + B$
	- (d)  $X = (A + B) + AB$
	- (e)  $X = \overline{ABC}$
	- (f)  $X = (A + B)(\overline{B} + C)$
- **4.** See Figure 5-2 for the circuit corresponding to each expression.

(a) 
$$
X = (A + B)(C + D) = AC + AD + BC + BD
$$

(b)  $X = \frac{1}{\overline{ABC} + \overline{CD}} = (\overline{ABC})(CD) = (\overline{A} + \overline{B})CCD = \overline{ACD} + \overline{BCD}$ 

$$
\text{(c)} \qquad X = \underbrace{(AB + C)D + E} = ABD + CD + E
$$

(d) 
$$
X = (\overline{\overline{A} + B})(\overline{BC}) + D = (\overline{\overline{A} + B})(\overline{BC}) + D = \overline{A} + B + BC + D = \overline{A} + B + D
$$

(e) 
$$
X = (\overline{AB} + \overline{C})D + \overline{E} = (AB + \overline{C})D + \overline{E} = ABD + \overline{C}D + \overline{E}
$$

(f) 
$$
X = (\overline{AB} + \overline{CD})(\overline{EF} + \overline{GH}) = (\overline{AB + CD})(\overline{EF} + \overline{GH}) = (\overline{AB + CD}) + (\overline{EF + GH})
$$

$$
= (\overline{AB})(\overline{CD}) + (\overline{EF})(\overline{GH})
$$

$$
= (\overline{A} + \overline{B})(\overline{C} + \overline{D}) + (\overline{E} + \overline{F})(\overline{G} + \overline{H}) = \overline{AC} + \overline{BC} + \overline{AD} + \overline{BD} + \overline{EG} + \overline{FG} + \overline{EH} + \overline{FH}
$$



6. (a) 
$$
\begin{array}{c|cccc}\n & X = (A + B)(C + D) \\
\hline\nA & B & C & D & X \\
0 & 0 & 0 & 0 & 0 \\
0 & 0 & 0 & 1 & 0 \\
0 & 0 & 1 & 0 & 0 \\
0 & 0 & 1 & 1 & 0 \\
0 & 1 & 0 & 0 & 0 \\
0 & 1 & 0 & 1 & 1 \\
0 & 1 & 1 & 1 & 1 \\
0 & 1 & 1 & 1 & 1 \\
1 & 0 & 0 & 0 & 0 \\
1 & 0 & 1 & 1 & 1 \\
1 & 0 & 1 & 0 & 1 \\
1 & 1 & 0 & 0 & 0 \\
1 & 1 & 1 & 1 & 1 \\
1 & 1 & 0 & 1 & 1 \\
1 & 1 & 1 & 1 & 1\n\end{array}
$$



(c)  $X = (AB + C)D + E$ 

| Λ<br>$\equiv (AB)$<br>$\mu + E$ |                  |                  |                  |                  |                  |              |                  |                  |                  |                  |                  |  |
|---------------------------------|------------------|------------------|------------------|------------------|------------------|--------------|------------------|------------------|------------------|------------------|------------------|--|
| A                               | $\boldsymbol{B}$ | C                | D                | E                | X                | А            | B                | C                | D                | $\cal E$         | $\boldsymbol{X}$ |  |
| 0                               | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\boldsymbol{0}$ | 1            | 0                | 0                | 0                | $\boldsymbol{0}$ | $\boldsymbol{0}$ |  |
| $\boldsymbol{0}$                | $\boldsymbol{0}$ | $\boldsymbol{0}$ | 0                | $\mathbf{1}$     | $\mathbf{1}$     | 1            | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\mathbf{1}$     | $\mathbf{1}$     |  |
| $\boldsymbol{0}$                | 0                | $\boldsymbol{0}$ | 1                | $\overline{0}$   | $\overline{0}$   | $\mathbf{1}$ | $\overline{0}$   | $\overline{0}$   | $\mathbf{1}$     | $\overline{0}$   | $\boldsymbol{0}$ |  |
| $\overline{0}$                  | $\boldsymbol{0}$ | $\boldsymbol{0}$ | 1                | 1                | $\mathbf{1}$     | $\mathbf{1}$ | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\mathbf{1}$     | $\mathbf{1}$     | $\mathbf{1}$     |  |
| $\boldsymbol{0}$                | $\boldsymbol{0}$ | $\mathbf 1$      | $\overline{0}$   | $\overline{0}$   | $\boldsymbol{0}$ | $\mathbf{1}$ | $\boldsymbol{0}$ | $\mathbf{1}$     | $\overline{0}$   | $\overline{0}$   | $\overline{0}$   |  |
| $\boldsymbol{0}$                | $\boldsymbol{0}$ | $\mathbf{1}$     | 0                | $\mathbf{1}$     | $\mathbf{1}$     | $\mathbf{1}$ | $\boldsymbol{0}$ | $\mathbf{1}$     | $\boldsymbol{0}$ | $\mathbf{1}$     | $\mathbf{1}$     |  |
| $\boldsymbol{0}$                | $\boldsymbol{0}$ | 1                | 1                | $\overline{0}$   | $\mathbf{1}$     | $\mathbf 1$  | $\boldsymbol{0}$ | 1                | $\mathbf 1$      | $\boldsymbol{0}$ | $\mathbf{1}$     |  |
| 0                               | 0                | 1                | 1                | 1                | $\mathbf 1$      | $\mathbf{1}$ | $\overline{0}$   | $\mathbf{1}$     | 1                | $\mathbf 1$      | $\mathbf{1}$     |  |
| $\boldsymbol{0}$                | 1                | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\overline{0}$   | $\overline{0}$   | $\mathbf 1$  | $\mathbf{1}$     | $\overline{0}$   | $\overline{0}$   | $\overline{0}$   | $\boldsymbol{0}$ |  |
| $\boldsymbol{0}$                | $\mathbf{1}$     | $\boldsymbol{0}$ | 0                | $\mathbf{1}$     | $\mathbf{1}$     | $\mathbf 1$  | $\mathbf{1}$     | $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\mathbf{1}$     | $\mathbf{1}$     |  |
| $\boldsymbol{0}$                | 1                | 0                | $\mathbf{1}$     | $\overline{0}$   | $\boldsymbol{0}$ | $\mathbf 1$  | 1                | $\boldsymbol{0}$ | $\mathbf{1}$     | $\overline{0}$   | $\mathbf{1}$     |  |
| 0                               | 1                | 0                | 1                | $\mathbf{1}$     | $\mathbf{1}$     | $\mathbf 1$  | 1                | $\overline{0}$   | 1                | $\mathbf 1$      | $\mathbf{1}$     |  |
| 0                               | 1                | 1                | $\overline{0}$   | $\overline{0}$   | $\boldsymbol{0}$ | $\mathbf 1$  | 1                | $\mathbf{1}$     | $\overline{0}$   | $\overline{0}$   | $\boldsymbol{0}$ |  |
| 0                               | 1                | 1                | 0                | 1                | $\mathbf{1}$     | 1            | $\mathbf{1}$     | $\mathbf{1}$     | $\boldsymbol{0}$ | $\mathbf 1$      | $\mathbf{1}$     |  |
| 0                               |                  |                  | 1                | 0                | $\mathbf{1}$     | $\mathbf 1$  | 1                | $\mathbf 1$      | $\mathbf{1}$     | $\overline{0}$   | $\mathbf{1}$     |  |
| 0                               |                  |                  | 1                | 1                | 1                | 1            | 1                | 1                | 1                | 1                | $\mathbf{1}$     |  |





(e) 
$$
X = \frac{\overline{\overline{\overline{B}} - \overline{C}}}{(\overline{AB} + \overline{C})D + \overline{E}}
$$



(f)  $X = (\overline{AB} + \overline{CD})(\overline{EF} + \overline{GH})$ *A B C D E F G H I*   $\mathbf X$  $\boldsymbol{0}$ X X X X X X  $\mathbf X$  X  $\mathbf X$ X X  $\mathbf X$  $\mathbf X$  $\mathbf X$ X X  $\mathbf X$ X  $\mathbf X$   $\mathbf X$ X  $\mathbf X$ X X X X  $\boldsymbol{0}$  X X X X X  $\mathbf X$  $\mathbf X$  $\boldsymbol{0}$ X X  $\mathbf X$ X X  $\boldsymbol{0}$  X X X  $\mathbf X$ X  $\mathbf X$  $\mathbf X$  $\mathbf X$  For all other entries  $X = 0$ . X = *don't care An abbreviated table is shown because there are 256 combinations.* 

**7.**  $X = \overline{A\overline{B} + \overline{AB}} = \overline{(A\overline{B})(\overline{AB})} = \overline{(A+B)(A+\overline{B})}$ 

#### *Section 5-2 Implementing Combinational Logic*

**8.** Let  $G = \text{guard}$ ,  $S = \text{switch}$ ,  $M = \text{motor temp}$ , and  $P = \text{power}$ . See Figure 5-3.  $P = \overline{GS} + MS$ 



### **9.**  $X = \overline{ABCD + EFGH}$





**11.** See Figure 5-5.



**12.** See Figure 5-6.



**13.**  $X = \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$ See Figure 5-7.



**14.**  $X = \overline{ABCD} + \overline{ABCD}$ See Figure 5-8.



**15.**  $X = AB + ABC = AB(1 + C) = AB$ 



 Since *C* is a don't care variable, the output depends only on *A* and *B* as shown by the twovariable truth table above which is implemented with the AND gate in Figure 5-9.



**16.** 
$$
X = (\overline{\overline{AB}})(\overline{B+C}) + C = (\overline{\overline{AB}})(\overline{B+C})\overline{C} = (\overline{AB})(\overline{B+C})\overline{C} = (\overline{A} + \overline{B})(\overline{BC})\overline{C}
$$
  
\n
$$
= (\overline{ABC} + \overline{BC})\overline{C} = \overline{ABC} + \overline{BC} = \overline{BC}(A+1) = \overline{BC}
$$
  
\nSee Figure 5-10.  
\n
$$
\begin{array}{c|c|c}\nB & \longrightarrow & \text{The output is dependent} \\
C & \longrightarrow & \text{The output is dependent} \\
C & \longrightarrow & \text{The output is dependent} \\
C & \longrightarrow & \text{The output is dependent} \\
C & \longrightarrow & \text{The value} \\
C & \longrightarrow & \text{The output is dependent} \\
C & \longrightarrow & \text{The value} \\
D & \
$$

 $\boldsymbol{X}$ 

 $\overline{1}$  $\left(\right)$ 

 $\theta$  $\theta$ L

 $\mathbb I$  $\boldsymbol{0}$ ı

 $\theta$  $\boldsymbol{0}$ ı

17. (a) 
$$
X = AB + \overline{BC}
$$
  
No simplification. See Figure 5-11.



(b) 
$$
X = A(B + \overline{C}) = AB + A\overline{C}
$$

 No simplification. Equation can be expressed in another form, as indicated in Figure 5-12.



(c) 
$$
X = AB + \overline{AB} = A(B + \overline{B}) = A
$$

A direct connection from input to output. No gates required.
(d) 
$$
X = \overline{ABC} + B(EF + \overline{G}) = \overline{A} + \overline{B} + \overline{C} + BEF + \overline{B}\overline{G}
$$

$$
= \overline{A} + \overline{C} + BEF + \overline{B} + \overline{G} = \overline{A} + \overline{C} + \overline{B} + EF + \overline{G}
$$

See Figure 5-13.



(e)  $X = A(BC(A + B + C + D)) = ABCA + ABCB + ABCC + ABCD$  $= ABC + ABC + ABC + ABC + ABCD = ABC + ABC(1 + D)$  $= ABC + ABC = ABC$ 

See Figure 5-14.



(f) 
$$
X = B(C\overline{DE} + \overline{E}FG)(\overline{AB} + C) = (BC\overline{DE} + B\overline{E}FG)(\overline{A} + \overline{B} + C)
$$

$$
= \overline{ABC}\overline{DE} + \overline{AB}\overline{E}FG + BC\overline{DE} + BC\overline{E}FG
$$

$$
= BC\overline{DE}(\overline{A} + 1) + \overline{AB}\overline{E}FG + BC\overline{E}FG
$$

$$
= BC\overline{DE} + \overline{AB}\overline{E}FG + BC\overline{E}FG
$$

See Figure 5-15.



**18.** (a) 
$$
X = \overline{AB + CD + (A + B)(ACD + BE)} = \overline{AB + CD + AB}(ACD + \overline{B + E})
$$

$$
= \overline{AB + CD + AB + ABE} = \overline{A(B + B) + CD + ABE}
$$

$$
= \overline{A + \overline{ABE} + CD} = \overline{A(1 + \overline{BE}) + CD} = \overline{A + CD}
$$

See Figure 5-16.



(b)  $X = AB\overline{CD} + D\overline{E}F + \overline{AF} = AB\overline{CD} + \overline{DEF} + \overline{A} + \overline{F}$  $=\overline{A}+\overline{BCD}+\overline{F}+D\overline{E}$ 

See Figure 5-17.



(c)  $X = \overline{A(B + C(D+E))} = \overline{A(B + CD + CE)} = \overline{AB + ACD + ACE}$ 

See Figure 5-18.



#### **19.** The SOP expressions are developed as follows and the resulting circuits are shown in Figure 5-19.

(a) 
$$
X = (A + B)(C + D) = AC + AD + BC + BD
$$
  
\n(b) 
$$
X = \overline{ABC} + \overline{CD} = (\overline{ABC})(CD) = (\overline{A} + \overline{B})CCD = \overline{ACD} + \overline{BCD}
$$
  
\n(c) 
$$
X = (AB + C)D + E = ABD + CD + E
$$
  
\n(d) 
$$
X = \overline{(A + B)(BC)} + D = \overline{(A + B)(BC)} + D = \overline{A} + B + BC + D
$$
  
\n
$$
= \overline{A + B(1 + C) + D} = \overline{A} + B + D
$$
  
\n(e) 
$$
X = \overline{(AB + C)D + E} = (AB + \overline{C})D + \overline{E} = ABD + \overline{CD} + \overline{E}
$$
  
\n(f) 
$$
X = \overline{(\overline{AB} + \overline{CD})(\overline{EF} + \overline{GH})} = \overline{(AB + CD)(EF + GH)} = \overline{(AB + CD)} + \overline{(EF + GHG)}
$$
  
\n
$$
= \overline{(AB)(CD)} + \overline{(EF)(GH)} = \overline{(A + B)(\overline{C} + \overline{D})} + \overline{(E + \overline{F})(\overline{G} + \overline{H})}
$$

$$
= \overline{AC} + \overline{BC} + \overline{AD} + \overline{BD} + \overline{EG} + \overline{FG} + \overline{EH} + \overline{FH}
$$



# *Section 5-3 The Universal Property of NAND and NOR Gates*

**20.** See Figure 5-20.



$$
21. \tX = (\overline{\overline{AB}})(\overline{\overline{B+C}}) + C
$$

See Figure 5-21.



**22.** See Figure 5-22.



**23.** See Figure 5-23.



*Section 5-4 Combinational Logic Using NAND and NOR Gates* 

**24.** (a)  $X = ABC$ 

See Figure 5-24.

(b)  $X = \overline{ABC}$ 



See Figure 5-25.



$$
(c) \qquad X = A + B
$$

See Figure 5-26.



(d)  $X = A + B + \overline{C}$ 

See Figure 5-27.



(e)  $X = \overline{AB} + \overline{CD}$ 

See Figure 5-28.



(f)  $X = (A + B)(C + D)$ 

See Figure 5-29.



$$
(g) \qquad X = AB[C(\overline{DE} + \overline{AB}) + \overline{BCE}]
$$

See Figure 5-30.





(c) 
$$
X + A + B
$$
  
See Figure 5-33.



(b)  $X = \overline{ABC}$ See Figure 5-32.  $\mathcal{A}_{\mathcal{A}}$  $X \parallel X$   $\parallel B \parallel X$ 

(d) 
$$
X = A + B + \overline{C}
$$

See Figure 5-34.



(e)  $X = \overline{AB} + \overline{CD}$ 

See Figure 5-35.



(f)  $X = (A + B)(C + D)$ See Figure 5-36.



(g)  $X = AB[C(\overline{DE} + \overline{AB}) + \overline{BCE}]$ 

See Figure 5-37.



**26.** (a)  $X = AB$ 





(b)  $X = A + B$ 

See Figure 5-39.



(c)  $X = AB + C$ 

See Figure 5-40.



(d)  $X = ABC + D$ 

See Figure 5-41.



(e)  $X = A + B + C$ See Figure 5-42.



(g)  $X = A(CD + B) = ACD + AB$ 

See Figure 5-44.



(h)  $X = AB(C + DEF) + CE(A + B + F)$ = *ABC* **+** *ABDEF* **+** *CEA* **+** *CEB* **+** *CEF*

See Figure 5-45.



(f)  $X = ABCD$ See Figure 5-43.



**27.** (a)  $X = AB + BC$ 

#### See Figure 5-46.



(c) 
$$
X = \overline{AB} + \overline{AB}
$$

See Figure 5-48.



(d) 
$$
X = \overline{ABC} + B(EF + \overline{G}) = \overline{A} + \overline{B} + \overline{C} + BEF + \overline{BG}
$$

See Figure 5-49.



(b) 
$$
X = A(B + \overline{C}) = AB + A\overline{C}
$$

See Figure 5-47.



(e) 
$$
X = A[BC(A + B + C + D)] = ABCA + ABCB + ABCC + ABCD
$$

$$
= ABC + ABC + ABC + ABCD + ABC(1 + D) = ABC
$$

See Figure 5-50.



(f) 
$$
X = B(\overline{CDE} + \overline{EFG})(\overline{AB} + C) = B(\overline{CDE} + \overline{EFG})(\overline{A} + \overline{B} + C)
$$

$$
= B(\overline{ACDE} + \overline{A}\overline{EFG} + \overline{BCDE} + \overline{B}\overline{EFG} + \overline{C}\overline{D}E + \overline{C}\overline{EFG})
$$

$$
= \overline{AB}\overline{EFG} + \overline{B}\overline{EFG} + \overline{B}\overline{CDE} + \overline{B}\overline{C}\overline{EFG}
$$

$$
= \overline{AB}\overline{EFG} + \overline{BC}\overline{DE} + \overline{B}\overline{C}\overline{EFG}
$$

See Figure 5-51.





- **28.**  $X = \overline{A} + \overline{B} + \overline{B} = AB\overline{B} = 0$ The output *X* is always LOW.
- **29.**  $X = (\overline{\overline{AB}})B = A + \overline{B} + \overline{B} = A + \overline{B}$

See Figure 5-52.



**30.** *X* is HIGH when *ABC* are all HIGH or when *A* is HIGH and *B* is LOW and *C* is LOW or when *A* is HIGH and *B* is LOW and *C* is HIGH.

 $X = ABC + \overline{ABC} + \overline{ABC}$ 

See Figure 5-53.



**31.** *X* is HIGH when *A* is HIGH, *B* is LOW, and *C* is LOW. We do not know if *X* is HIGH when all inputs are HIGH.

 $X = \overline{ABC}$ 

See Figure 5-54.



**32.** See Figure 5-55.



**33.** The output pulse is sufficiently wide. It is greater than 25 ns. A maximum is not specified. See Figure 5-56.



### *Section 5-6 Troubleshooting*

$$
34. \tX = \overline{\overline{AB} + \overline{CD}} = ABCD
$$

*X* is HIGH only when *ABCD* are all HIGH. This does not occur in the waveforms, so *X* should remain LOW. **The output is incorrect.**

**35.**  $X = ABC + DE$ 

Since *X* is the same as the  $G_3$  output, either  $G_1$  or  $G_2$  has failed with its output *stuck LOW*.

**36.**  $X = AB + CD + EF$ 

*X* does not go HIGH when *C* and *D* are HIGH. *G*2 has failed with the output *open* or *stuck HIGH* or the corresponding input to  $G_4$  is *open*.

**37.** See Figure 5-57.



**38.**  $X = \overline{\overline{AB} + \overline{CD} + \overline{EF}} = (\overline{\overline{AB}})(\overline{\overline{CD}})(\overline{\overline{EF}}) = (A + B)(C + D)(E + F)$ 

Since *X* does not go HIGH when *C* or *D* is HIGH, the output of gate  $G_2$  must be *stuck LOW*.

39. (a) 
$$
X = (\overline{A} + \overline{B} + C)E + (C + \overline{D})E = \overline{A}E + \overline{B}E + CE + \overline{C}E + \overline{D}E
$$

$$
= \overline{A}E + \overline{B}E + CE + \overline{D}E
$$

See Figure 5-58.



(b) 
$$
X = E + E(\overline{D} + C) = E(1 + \overline{D} + C) = E
$$

Waveform  $X$  is the same as waveform  $E$ , in Figure 5-58. Since this is the correct waveform, the open output of gate  $G_3$  does not show up for this *particular* set of input waveforms.

(c) 
$$
X = E + E(A + \overline{B} + C) = E(1 + \overline{A} + \overline{B} + C) = E
$$

 Again waveform *X* is the same as waveform *E*. As strange as it may seem, the shorted input to *G*5 does not affect the output for this *particular* set of input waveforms.

 Conclusion: the two faults are not indicated in the output waveform for these particular inputs.

#### **40.** TP =  $\frac{2\pi}{AB + CD}$

The output of the  $\overline{CD}$  gate is *stuck LOW*. See Figure 5-59.



#### *Section 5-7 Combinational Logic with VHDL*

```
41. X \leq A and B and C
```

```
42. entity Circuit5_54b is
             port (A, B, C, D: in bit; X: out bit); 
      end entity Circuit5_54b; 
      architecture LogicFunction of Circuit5_54b is
      begin
             X <= not(not A and B) or (not A and C and D) or (D and B and not D); 
      end architecture LogicFunction; 
43.(e) entity Circuit5_55e is
             port (A, B, C: in bit; X: out bit); 
      end entity Circuit5_55e; 
      architecture LogicFunction of Circuit5_55e is
      begin
             X <= (not A and B) or B or (B and not C) or (not A and not C) or (B and not C) or not C; 
             end architecture LogicFunction;
```
- (f) **entity** Circuit5\_55f **is port** (A, B, C: **in** bit; X: **out** bit); **end entity** Circuit5\_55f; **architecture** LogicFunction **of** Circuit5\_55f **is begin**   $X \leq (A \text{ or } B)$  and (not B or C); **end architecture** Logic Function;
- **44.** See Figure 5-60 for input/output, gate, and signal labeling.



 --Program for the logic circuit in Figure 5-60 (textbook Figure 5-56(d)) **entity** (Circuit5\_56d **is port** (IN1, IN2, IN3, IN4: **in** bit; OUT: **out** bit); **end entity** Circuit5\_56d; **architecture** LogicOperation **of** Circuit5\_56d **is** --Component declaration for inverter **component** Inverter **is port** (A: **in** bit; X: **out** bit); **end component** Inverter; --Component declaration for NOR gate **component** NORgate **is port** (A, B: **in** bit; X: **out** bit); **end component** NOR gate; --Component declaration for NAND gate **component** NANDgate **is port** (A, B: **in** bit; X: **out** bit); **end component** NANDgate; **signal** G1OUT, G2OUT, G3OUT, G4OUT, G5OUT: bit; **begin** G1: Inverter **port map**  $(A \Rightarrow IN1, X \Rightarrow G1OUT)$ ; G2: NORgate **port map**  $(A \Rightarrow G10UT, B \Rightarrow IN2, X \Rightarrow G20UT);$ G3: NAND gate **port map**  $(A \Rightarrow IN2, B \Rightarrow IN3, X \Rightarrow G3OUT)$ ; G4: NANDgate **port map** ( $A = \text{G2OUT}$ ,  $B = \text{G3OUT}$ ,  $X = \text{G4OUT}$ ); G5: NORgate **port map**  $(A \Rightarrow$  G40UT,  $B \Rightarrow$  IN4,  $X \Rightarrow$  G50UT); G6: Inverter **port map**  $(A \Rightarrow$  G5OUT,  $X \Rightarrow$  OUT); **end architecture** LogicOperation;



**45.** See Figure 5-61 for input/output, gate, and signal labeling.

 --Program for the logic circuit in Figure 5-61 (textbook Figure 5-56(f)) **entity** Circuit5\_56f **is**

 **port** (IN1, IN2, IN3, IN4, IN5, IN6, IN7, IN8: **in** bit; OUT: **out** bit); **end entity** Circuit5\_56f; **architecture** LogicFunction **of** Circuit5\_56f **is** --Component declaration for NAND gate **component** NANDgate **is port** (A, B: **in** bit; X: **out** bit); **end component** NANDgate; **signal** G1OUT, G2OUT, G3OUT, G4OUT, G5OUT, G6OUT: bit;  **begin**  G1: NANDgate **port map**  $(A \Rightarrow IN1, B \Rightarrow IN2, X \Rightarrow G1OUT)$ ; G2: NANDgate **port map** (A  $\Rightarrow$  IN3, B  $\Rightarrow$  IN4, X  $\Rightarrow$  G2OUT); G3: NANDgate **port map** (A => IN5, B => IN6, X => G30UT); G4: NANDgate **port map** (A => IN7, B => IN8, X => G40UT); G5: NANDgate **port map** (A => G10UT, B => G20UT, X => G50UT); G6: NANDgate **port map** (A => G30UT, B => G40UT, X => G60UT); G7: NANDgate **port map** (A => G5OUT, B => G6OUT, X => OUT); **end architecture** LogicFunction;

**46.**  $X = \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$ 

*This is the SOP expression for the function in Table 5-8 of the textbook. The following program applies the data flow approach for this logic function.* 

 --Program for Table5\_8 SOP logic **entity** Table5\_8 **is port** (A, B, C: **in** bit; X: **out** bit); **end entity** Table5\_8; **architecture** LogicOperation **of** Table5\_8 **is begin**  $X \leq (not A and not B and not C)$  or  $(not A and B and not C)$ **or** (A **and not** B **and not** C) **or** (A **and** B **and not** C) **or** (A **and** B **and** C**);** 

 **end architecture** LogicOperation;

**47.** --Program for textbook Figure 5-66 data flow approach **entity** Fig5\_66 **is port** (A, B, C, D, E: **in** bit; X: **out** bit); **end entity** Fig5\_66; **architecture** DataFlow **of** Fig5\_66 **is begin**  $X \leq (A \text{ and } B \text{ and } C)$  or  $(D \text{ and } \text{not } E)$ 

 **end architecture** DataFlow;

See Figure 5-62 for the circuit in textbook Figure 5-66 modified for the structural approach.



 --Program for textbook Figure 5-66 structural approach **entity** Fig5\_66 **is**

```
 port (IN1, IN2, IN3, IN4, IN5: in bit; OUT: out bit); 
end entity Fig5_66; 
architecture Structure of Fig5_66 is 
 --Component declaration for AND gate 
component AND_gate is
       port (A, B: in bit; X: out bit); 
end component AND_gate; 
 --Component declaration for OR gate 
component OR_gate is
       port (A, B: in bit; X: out bit); 
end component OR_gate; 
 --Component declaration for Inverter 
component Inverter is
       port (A: in bit; X: out bit); 
end component Inverter; 
signal G1OUT, G2OUT, G3OUT, INVOUT: bit; 
begin
      G1: AND_gate port map (A => IN1, B => IN2, X => G10UT);
      G2: AND_gate port map (A => G1OUT, B => IN3, X => G2OUT);
      INV: Inverter port map (A \Rightarrow SN5, X \Rightarrow INVOUT);
      G3: AND_gate port map (A \Rightarrow IN4, B \Rightarrow INVOUT, X \Rightarrow G3OUT);
      G4: OR gate port map (A => G2OUT, B => G3OUT, X => OUT);
 end architecture Structure;
```

```
48. --Program for textbook Figure 5-70 data flow approach 
      entity Fig5_70 is
             port (A, B, C, D, E: in bit; X: out bit); 
      end entity Fig5_70; 
      architecture DataFlow of Fig5_70 is
      begin
            X \leq (not A or not B or C) and E or (C or not D) and E;
       end architecture DataFlow;
```
See Figure 5-63 for the circuit in textbook Figure 5-70 labeled for the structural approach.



 --Program for textbook Figure 5-70 structural approach **entity** Fig5\_70 **is port** (IN1, IN2, IN3, IN4, IN5: **in** bit; OUT: **out** bit); **end entity** Fig5\_70; **architecture** Structure **of** Fig5\_70 **is**  --Component declaration for 3-input NAND gate **component** NAND\_gate3 **is port** (A, B, C: **in** bit; X: **out** bit); **end component** NAND\_gate3; --Component declaration for 2-input NAND gate **component** NAND\_gate2 **is port** (A, B: **in** bit; X: **out** bit); **end component** NAND\_gate2; --Component declaration for Inverter **component** Inverter **is port** (A: **in** bit; X: **out** bit); **end component** Inverter; **signal** G2OUT, G3OUT, G4OUT, G5OUT, INVOUT: bit; **begin** G1: NAND gate2 **port map** (A => G2OUT, B => G4OUT, X => OUT); G2: NAND gate2 **port map** (A => G3OUT, B => IN5, X => G2OUT); INV: Inverter **port map**  $(A \Rightarrow SN3, X \Rightarrow INVOUT);$ G3: NAND gate3 **port map**  $(A \Rightarrow NN1, B \Rightarrow NN2, C \Rightarrow INVOUT, X \Rightarrow SG3OUT)$ ; G4: NAND\_gate2 **port map** ( $A \Rightarrow NN$ ,  $B \Rightarrow$  G50UT,  $X \Rightarrow$  G40UT); G5: NAND\_gate2 **port map** (A => INVOUT, B => IN4, X => G5OUT);  **end architecture** Structure;

**49.** From the VHDL program, the logic expression is stated as a Boolean expression as follows:

$$
X = (\overline{AB} + \overline{AC} + \overline{AD} + \overline{BC} + \overline{BD} + \overline{DC})
$$
  
= ((A + B)(A + C)(A + D)(B + C)(B + D)(D + C))  
= (A + B)(A + C)(A + D)(B + C)(B + D)(D + C)

The truth table is:



**50.** --Program for textbook Figure 5-72 data flow approach **entity** Fig5\_72 **is**

> **port** (A1, A2, B1, B2: **in** bit; X: **out** bit); **end entity** Fig5\_72; **architecture** LogicCircuit **of** Fig5\_72 **is begin**

 $X \leq (A1 \text{ and } A2)$  or  $(A2 \text{ and } \text{not } B1)$  or  $(\text{not } B1 \text{ and } \text{not } B2)$  or  $(\text{not } B2 \text{ and } A1)$ ; **end architecture** LogicCircuit;

**51.** The AND gates are numbered top to bottom G1, G2, G3, G4. The OR gate is G5 and the inverters are, top to bottom. G6 and G7. Change  $A_1$ ,  $A_2$ ,  $B_1$ ,  $B_2$  to IN1, IN2, IN3, IN4 respectively. Change *X* to OUT.

```
entity Circuit5_72 is
       port (IN1, IN2, IN3, (IN4: in bit; OUT: out bit); 
end entity Circuit 5_72; 
architecture Logic of Circuit 5_72 is
component AND_gate is
       port (A, B: in bit; X: out bit); 
end component AND_gate; 
component OR_gate is
       port (A, B, C, D: in bit; X: out bit); 
end component OR_gate; 
component Inverter is
       port (A: in bit; X: out bit); 
end component Inverter; 
       signal G1OUT, G2OUT, G3OUT, G4OUT, G5OUT, G6OUT, G7OUT: bit; 
begin
      G1: AND_gate port map (A => IN1, B => IN2, X => G1OUT);
      G2: AND gate port map (A => IN2, B => G6OUT, X => G2OUT);
      G3: AND_gate port map (A => G6OUT, B => G7OUT, X => G3OUT);
      G4: AND_gate port map (A => G7OUT, B => IN1, X => G4OUT);
      G5: OR gate port map (A => G1OUT, B => G2OUT, X => G3OUT,
            D \Rightarrow G4OUT, X \Rightarrow OUT);
      G6: Inverter port map (A \Rightarrow IN3, X \Rightarrow G60UT);
      G7: Inverter port map (A \Rightarrow IN4, X \Rightarrow G7OUT);
end architecture Logic;
```
#### *System Application Activity*

52. 
$$
V_{\text{inlet}} = \overline{L}_{\text{min}} + \overline{L}_{\text{max}} F_{\text{inlet}}
$$
  
See Figure 5-64.



**53.**  $V_{\text{outlet}} = L_{\min} \overline{F}_{\text{inlet}} T$ See Figure 5-65.



**54.** See Figure 5-66.



**55.**  $V_{\text{additive}} = T L_{\text{min}}$ See Figure 5-67.



# *Special Design Problems*





See Figure 5-68.



- **57.** Let
	- $X =$  Lamp on
	- $A =$  Front door switch on
	- $\overline{A}$  = Front door switch off
	- *B* = Back door switch on
	- $\overline{B}$  = Back door switch off
	- $X = \overline{AB} + \overline{A}B$ . This is an XOR operation.

See Figure 5-69.



**58.** See Figure 5-70.



# *Multisim Troubleshooting Practice*

- **59.** Pin B of G1 open.
- **60.** Pin C of OR gate open.
- 61. **61.** Inverter input open.
- **62.** No fault.

## **CHAPTER 6**  FUNCTIONS OF COMBINATIONAL LOGIC

### *Section 6-1 Basic Adders*





### *Section 6-2 Parallel Binary Adders*



1100





- **6.** (a) When the  $\overline{Add}/Subt$  is HIGH, the two numbers are subtracted.
	- (b) When the input is LOW, the numbers are added.
- **7.**  $A = 1001 = -7, B = 1100 = -4$

1001

- 0011 ← Complement of *B*  $\frac{1}{1}$  ← LSB Carry input  $1101 = -3$  in 2's comp
- **8.** See Figure 6-3.



**9.**



 $\Sigma_1 = 0110$  $\Sigma_2=1011$  $\Sigma_3 = 0110$  $\Sigma_4=0001$  $Σ<sub>5</sub> = 1000$ 

**10.** 0100

Σ outputs should be  $C_{out} \Sigma_4 \Sigma_3 \Sigma_2 \Sigma_1 = 10010$ . The  $\Sigma_3$  output (pin 2) is HIGH and should be LOW.

See Figure 6-4.



## *Section 6-3 Ripple Carry Versus Look-Ahead Carry Adders*

- **11.**  $t_{p(tot)} = 40 \text{ ns} + 6(25 \text{ ns}) + 35 \text{ ns} = 225 \text{ ns}$
- **12.** Full-adder 5:  $C_{\text{ins}} = C_{\text{out}}4$

$$
C_{\text{out5}} = C_{g5} + C_{p5}C_{g4} + C_{p5}C_{p4}C_{g3} + C_{p5}C_{p4}C_{p3}C_{g2} + C_{p5}C_{p4}C_{p3}C_{g2}C_{g1} + C_{p5}C_{p4}C_{p3}C_{p2}C_{p1}C_{\text{in1}}
$$

The logic to be added to text Figure 6-18 is shown in Figure 6-5.



### *Section 6-4 Comparators*

**13.** The  $A = B$  output is HIGH when  $A_0 = B_0$  and  $A_1 = B_1$ .

See Figure 6-6.



**14.** See Figure 6-7.



**15.** (a) 
$$
A > B
$$
: 1,  $A = B$ : 0,  $A < B$ : 0

- (b)  $A > B$ : 0,  $A = B$ : 0,  $A < B$ : 1
- (c)  $A > B$ : 0,  $A = B$ : 1,  $A < B$ : 0

### *Section 6-5 Decoders*



**17.** See Figure 6-8.



18. Change the AND gates to NAND gates in Figure 6-8.

19. 
$$
X = \overline{A_3A_2A_1}A_0 + A_3\overline{A_2}A_1\overline{A_0} + A_3A_2\overline{A_1}A_0 + A_3\overline{A_2}A_1A_0
$$
  
\nSee Figure 6-9.  
\n $A A_2$   
\n $00$   
\n $0$   
\n $$ 

**20.** 
$$
Y = A_2 A_1 \overline{A_0} + A_2 \overline{A_1} A_0 + \overline{A_2} A_1 \overline{A_0}
$$

See Figure 6-10.



### **22. 0 1 6 9 4 4 4 8 0**

### *Section 6-6 Encoders*

**23.** *A*<sub>0</sub>, *A*<sub>1</sub>, and *A*<sub>3</sub> are HIGH.  $A_3A_2A_1A_0 = 1011$ , which is an invalid BCD code.

**24.** Pin 2 is for decimal 5, pin 5 is for decimal 8, and pin 12 is for decimal 2. The highest priority input is pin 5.

The completed outputs are:  $\overline{A_3A_2A_1A_0} = 0111$ , which is binary 8 (1000).

#### *Section 6-7 Code Converters*

- **25.** (a)  $2_{10} = 0.010_{\text{BCD}} = 0.010_2$ 
	- (b)  $8_{10} = 1000_{\text{BCD}} = 1000_2$
	- (c)  $13_{10} = 00010011_{\text{BCD}} = 1101_2$
	- (d)  $26_{10} = 00100110_{\text{BCD}} = 11010_2$
	- (e)  $33_{10} = 00110011_{\text{BCD}} = 100001_2$



See Figure 6-12.





See Figure 6-13.



### *Section 6-8 Multiplexers (Data Selectors)*

- **28.**  $S_1S_0 = 01$  selects,  $D_1$ , therefore  $Y = 1$ .
- **29.** See Figure 6-14.



**30.** See Figure 6-15.



## *Section 6-9 Demultiplexers*

**31.** See Figure 6-16.



*Section 6-10 Parity Generators/Checkers* 

**32.** See Figure 6-17.


#### **33.** See Figure 6-18.



### *Section 6-11 Troubleshooting*

**34.** The outputs given in the problem are incorrect. By observation of these incorrect waveforms, we can conclude that the outputs of the device are not open or shorted because both waveforms are changing.

Observe that at the beginning of the timing diagram all inputs are 0 but the sum is 1. This indicates that an input is stuck HIGH. Start by assuming that *C*in is stuck HIGH. This results in Σ and *C*out output waveforms that match the waveforms given in the problem, indicating that  $C_{\text{in}}$  is indeed stuck HIGH, perhaps shorted to  $V_{\text{CC}}$ .

See Figure 6-19 for the correct output waveforms.



**35.** (a) OK (b) Segment *g* burned out; output G open (c) Segment *b* output stuck LOW

**36.** *Step 1:* Verify that the supply voltage is applied. *Step 2:* Go through the key sequence and verify the output code in Table 1.



*Step 3:* Check for proper priority operation by repeating the key sequence in Table 1 except that for each key closure, hold that key down and depress each lower-valued key as specified in Table 2.





- **37.** (a) Open *A*1 input acts as a HIGH. All binary values corresponding to a BCD number having a 1's value of 0, 1, 4, 5, 8, or 9 will be off by 2. This will first be seen for a BCD value of 00000000.
	- (b) Open *C*out of top adder. All values not normally involving a carry out will be off by 32. This will first be seen for a BCD value of 00000000.
	- (c) The  $\Sigma_4$  output of top adder is shorted to ground. Same binary values above 15 will be short by 16. The first BCD value to indicate this will be 00011000.
	- (d)  $\Sigma_3$  of bottom adder is shorted to ground. Every other set of 16 value starting with 16 will be short 16. The first BCD value to indicate this will be 00010110.
- **38.** (a) The 1Y1 output of the 74LS139 is *stuck HIGH* or *open*; B cathode open.
	- (b) No power; EN input to the 74LS139 is *open*.
	- (c) The *f* output of the 74LS47 is *stuck HIGH*.
	- (d) The frequency of the data select input is too *low*.
- **39.** 1. Place a LOW on pin 7 (Enable).
	- 2. Apply a HIGH to  $D_0$  and a LOW to  $D_1$  through  $D_7$ .
	- 3. Go through the binary sequence on the select inputs and check  $Y$  and  $\overline{Y}$  according to Table 3.



#### **TABLE 3**

4. Repeat the binary sequence of select inputs for each set of data inputs listed in Table 4. A HIGH on the *Y* output should occur only for the corresponding combinations of select inputs shown.



#### **TABLE 4**

- **40.** The Σ EVEN output of the 74LS280 should be HIGH and the output of the error gate should be HIGH because of the error condition. Possible faults are:
	- 1. Σ EVEN output of the 74LS280 *stuck LOW*.
	- 2. Error gate faulty.
	- 3. The ODD input to the 74LS280 is *open* thus acting as a HIGH.
	- 4. The inverter going to the ODD input of the 74LS280 has an *open* output or the output is *stuck HIGH*.
- **41.** Apply a HIGH in turn to each Data input,  $D_0$  through  $D_7$  with LOWs on all the other inputs. For each HIGH applied to a data input, sequence through all eight binary combinations of select inputs  $(S_2S_1S_0)$  and check for a HIGH on the corresponding data output and LOWs on all the other data outputs.

One possible approach to implementation is to decode the  $S_2S_1S_0$  inputs and generate an inhibit pulse during any given bit time as determined by the settings of seven switches. The inhibit pulse effectively changes a LOW on the *Y* serial data line to a HIGH during the selected bit time(s), thus producing a bit error. A basic diagram of this approach is shown in Figure 6-20.



## *System Application Activity*

**42.** See Figure 6-21.





## *Special Design Problems*

**44.** See Figure 6-23.



**45.**  $\Sigma = \overline{ABC}_{in} + \overline{ABC}_{in} + \overline{ABC}_{in} + \overline{ABC}_{in}$  $C_{\text{out}} = ABC_{\text{in}} + \overline{ABC}_{\text{in}} + \overline{ABC}_{\text{in}} + \overline{ABC}_{\text{in}}$ 

See Figure 6-24.



**46.** 
$$
Y = A_3 A_2 A_1 A_0 + A_3 A_2 A_1 A_0
$$



**47.** See Figure 6-26.



**48.** See Figure 6-27.



**49.** See Figure 6-28.



### **50.** See Figure 6-29.



**51.** See Figure 6-30.



**52.** See Figure 6-31.



### *Multisim Troubleshooting Practice*

- **53.** LSB adder carry output open.
- **54.** Pins 4 and 5 shorted together.
- **55.** Pin 12 of upper 74148 open.
- **56.** Pin 3 of upper 74151 open.

# **CHAPTER 7**  LATCHES, FLIP-FLOPS, and TIMERS

## *Section 7-1 Latches*

**1.** See Figure 7-1.



**2.** See Figure 7-2.



**3.** See Figure 7-3.



**4.** See Figure 7-4.



**5.** See Figure 7-5.



**6.** See Figure 7-6.



**7.** See Figure 7-7.



## *Section 7-2 Edge-Triggered Flip-Flops*

**8.** See Figure 7-8.



**9.** See Figure 7-9.



**10.** See Figure 7-10.



**11.** See Figure 7-11.



**12.** See Figure 7-12.



**13.** See Figure 7-13.



**14.** See Figure 7-14.



**15.** See Figure 7-15.



- **16.** *J*: 0010000 *K*: 0000100 *Q*: 0011000
- **17.** See Figure 7-16.



**18.** See Figure 7-17.



*Section 7-3 Flip-Flop Operating Characteristics* 

**19.** The direct current and dc supply voltage

**20.**  $t_{PLH}$  (Clock to *Q*):

 Time from triggering edge of clock to the LOW-to-HIGH transition of the *Q* output.  $t_{PHL}$  (Clock to  $Q$ ): Time from triggering edge of clock to the HIGH-to-LOW transition of the *Q* output.  $t_{PLH}$  (PRE to Q): Time from assertion of the Preset input to the LOW-to-HIGH transition of the *Q* output.  $t_{PHL}$  (CLR to  $Q$ ): Time from assertion of the clear input to the HIGH-to-LOW transition of the *Q* output.

**21.** 
$$
T_{min} = 30 \text{ ns} + 37 \text{ ns} = 67 \text{ ns}
$$

$$
f_{max} = \frac{1}{T_{min}} = 14.9 \text{ MHz}
$$

**22.** See Figure 7-18.



- **23.**  $I_T = 15(10 \text{ mA}) = 150 \text{ mA}$  $P_T = (5 \text{ V})(150 \text{ mA}) = 750 \text{ mW}$
- **24.** See Figure 7-19.

### *Section 7-4 Flip-Flop Applications*

**25.** See Figure 7-20.



**26.** See Figure 7-21.



### *Section 7-5 One-Shots*

**27.**  $t_W = 0.7RC_{\text{EXT}} = 0.7(3.3 \text{ k}\Omega)(2000 \text{ pF}) = 4.62 \text{ }\mu\text{s}$ 

**28.** 
$$
R_X = \frac{t_W}{RC_{\text{EXT}}} - 0.7 = \frac{5000 \text{ ns}}{0.32 \times 10,000 \text{ pF}} - 0.7 = 1.56 \text{ k}\Omega
$$

**29.** See Figure 7-22.



*Section 7-6 Astable Multivibrator*

**30.** 
$$
f = \frac{1}{0.7(R_1 + 2R_2)C_2} = \frac{1}{0.7(1000 \Omega + 2200 \Omega)(0.01 \mu F)} = 44.6 \text{ kHz}
$$
  
\n**31.**  $T = \frac{1}{f} = \frac{1}{20 \text{ kHz}} = 50 \text{ }\mu\text{s}$ 

31. 
$$
T = \frac{1}{f} = \frac{1}{20 \text{ kHz}} = 50 \text{ }\mu\text{s}
$$
  
For a duty cycle of 75%.  
 $t_H = 37.5 \text{ }\mu\text{s} \text{ and } t_L = 12.5 \text{ }\mu\text{s}$   
 $R_1 + R_2 = \frac{t_H}{0.7C} = \frac{37.5 \text{ }\mu\text{s}}{0.7(0.002 \text{ }\mu\text{F})} = 26,786 \text{ }\Omega$   
 $R_2 = \frac{t_L}{0.7C} = \frac{12.5 \text{ }\mu\text{s}}{0.7(0.002 \text{ }\mu\text{F})} = 8,929 \text{ }\Omega \text{ (use 9.1 k}\Omega)$   
 $R_1 = 26,786 \text{ }\Omega - R_2 = 26,786 \text{ }\Omega - 8,929 \text{ }\Omega = 17,857 \text{ }\Omega \text{ (use 18 k}\Omega)$ 

### *Section 7-7 Troubleshooting*

- **32.** The flip-flop in Figure 7-94 of the text has an internally open *J* input.
- **33.** The wire from pin 6 to pin 10 and the ground wire are reversed. Pin 7 should be at ground and pin 6 connected to pin 10.
- **34.** See Figure 7-23.



- **35.** Since none of the flip-flops change, the problem must be a fault that affects all of them. The two functions common to all the flip-flops are the clock (CLK) and clear (CLR) inputs. One of these lines must be shorted to ground because a LOW on either one will prevent the flipflops from changing state. Most likely, the CLR line is shorted to ground because if the clock line were shorted chances are that all of the flip-flops would not have ended up reset when the power was turned on unless an initial LOW was applied to the CLR at power on.
- **36.** Small differences in the switching times of flip-flop A and flip-flop B due to propagation delay cause the glitches as shown in the expanded timing diagram in Figure 7-24. The delays are exaggerated greatly for purposes of illustration. Glitches are eliminated by strobing the output with the clock pulse.



**37.** (a) See Figure 7-25.



- (b)  $K_B$  open acts as a HIGH and the operation is normal. The timing diagram is the same as Figure 7-25.
- (c) See Figure 7-26.



- (d) *X* remains LOW if  $Q_B = 1$  ( $\overline{Q_B} = 0$ ). *X* follows  $\overline{Q_A}$  if  $Q_B = 0$  ( $\overline{Q_B} = 1$ ).
- (e) See Figure 7-27.



**38.**  $t_W = 0.7RC_{\text{EXT}}$ 

One-shot A:  $t_W$  = 0.7(0.22 μF)(100 kΩ) = 15.4 ms

One-shot B:  $t_W$  = 0.7(0.1 μF)(100 kΩ) = 7 ms

 The pulse width of one shot A is apparently not controlled by the external components and the one-shot is producing its minimum pulse width of about 40 ns. An *open pin 11* would cause this problem. See Figure 7-28.



### *System Application Activity*

**39.** For the 6 s timer let  $C_1 = 1 \mu F$  $R_1 = \frac{6 \text{ s}}{(1.1)(1 \text{ }\mu\text{F})}$  $= 5.5$  M $\Omega$  (use 5.6 M $\Omega$ ) For the 40 s timer let  $C_1 = 2.2 \mu F$  $R_1 = \frac{40 \text{ s}}{(1.1)(2.2 \text{ }\mu\text{F})}$  $= 16.5$  M $\Omega$  (use 15 M $\Omega$ ) See Figure 7-29.



**40.** 
$$
t_W = 6 \text{ s. Let } C_{\text{EXT}} = 1 \text{ }\mu\text{F.}
$$
  
\n $t_W = 0.7RC_{\text{EXT}}$   
\n $R = \frac{t_W}{0.7C_{\text{EXT}}} = \frac{6 \text{ s}}{0.7(1 \text{ }\mu\text{F})} = 8.6 \text{ M}\Omega$ 

$$
t_W = 40
$$
 s. Let  $C_{\text{EXT}} = 10 \text{ }\mu\text{F}$ .  
\n $R = \frac{t_W}{0.7 C_{\text{EXT}}} = \frac{40 \text{ s}}{0.7(10 \text{ }\mu\text{F})} = 5.7 \text{ } \text{M}\Omega$ 

See Figure 7-30.



**41.** 
$$
t_W = 6 \text{ s. Let } C_{\text{EXT}} = 1 \text{ }\mu\text{F.}
$$
  
\n $t_W = 0.32 R_{\text{EXT}} C_{\text{EXT}} \left( 1 + \frac{0.7}{R_{\text{EXT}}} \right) = 0.32 R_{\text{EXT}} C_{\text{EXT}} + (0.7)(0.32) C_{\text{EXT}}$   
\n $R_{\text{EXT}} = \frac{t_W - (0.7)(0.32) C_{\text{EXT}}}{0.32 C_{\text{EXT}}} = \frac{6 \text{ s} - (0.224)(1 \text{ }\mu\text{F})}{0.32 (1 \text{ }\mu\text{F})} = 18.8 \text{ M}\Omega$ 

$$
t_W = 40
$$
 s. Let  $C_{\text{EXT}} = 10 \mu\text{F}$ .  
\n $R_{\text{EXT}} = \frac{40 \text{ s} - (0.224)10 \mu\text{F}}{0.32(10 \mu\text{F})} = 12.5 \text{ M}\Omega$ 

See Figure 7-31.



## *Special Design Problems*

**42.** See Figure 7-32.



**43.** See Figure 7-33 for one possibility.



- **44.** Changes required for the system to incorporate a 15 s left turn signal on main:
	- 1. Change the 2-bit gray code sequence to a 3-bit sequence.
	- 2. Add decoding logic to the State Decoder to decode the turn signal state.
	- 3. Change the Output Logic to incorporate the turn signal output.
	- 4. Change the Trigger Logic to incorporate a trigger output for the turn signal timer.
	- 5. Add a 15 second timer.

See Figure 7-34.



## *Multisim Troubleshooting Practice*

- **45.**  $\overline{Q}$  output of U1 open.
- **46.** *K* input of U2 open.
- **47.** *SET* input of U1 open.
- **48.** No fault.
- **49.** *K* input of U2 open.

## **CHAPTER 8 COUNTERS**

## *Section 8-1 Asynchronous Counters*

**1.** See Figure 8-1.



**2.** See Figure 8-2.



**3.**  $t_{p(max)} = 3(8 \text{ ns}) = 24 \text{ ns}$ 

Worst-case delay occurs when all flip-flops change state from 011 to 100 or from 111 to 000.

**4.** See Figure 8-3.



### *Section 8-2 Synchronous Counters*

- **5. 8 ns**, the time it takes one flip-flop to change state.
- **6.** See Figure 8-4.



- $CLK$   $J_0K_0$   $J_1K_1$   $J_2K_2$   $J_3K_3$   $Q_0$   $Q_1$   $Q_2$   $Q_3$   $\boldsymbol{0}$   $\boldsymbol{0}$   $\boldsymbol{0}$   $\boldsymbol{0}$   $\boldsymbol{0}$
- **7.** Each flip-flop is initially reset.

#### **8.** See Figure 8-5.



**9.** See Figure 8-6.



**10.** See Figure 8-7.



**11.** See Figure 8-8.



## *Section 8-3 Up/Down Synchronous Counters*

**12.** See Figure 8-9.



**13.** See Figure 8-10.



**14.** See Figure 8-11.



#### **15.** See Figure 8-12.

 (*NOTE:* The text answer, Figure P-64, is incorrect in the first printing. It will be corrected to match Figure 8-12 in the  $2<sup>nd</sup>$  printing.)



*Section 8-4 Design of Synchronous Counters* 

**16.**



The sequence is 000 to 001 to 011 to 111 to 110 to 100 and back to 001, etc.





 $Tog = toggle, NC = no change$ 

The counter locks up in the 1010 and 0101 states, alternating between them.

#### **18.** NEXT-STATE TABLE



#### TRANSITION TABLE



See Figure 8-13.



### **19.** NEXT-STATE TABLE



### TRANSITION TABLE



See Figure 8-14.







#### **20.** NEXT-STATE TABLE



#### TRANSITION TABLE



Binary states for 10, 11, 12, 13, 14, and 15 are unallowed and can be represented by don't cares.

See Figure 8-15. Counter implementation is straightforward from input expressions.



#### **21.** NEXT-STATE TABLE



#### TRANSITION TABLE



See Figure 8-16.




## *Section 8-5 Cascaded Counters*

**22.** (a) Modulus =  $4 \times 8 \times 2 = 64$ 

$$
f_1 = \frac{1 \text{ kHz}}{4} = 250 \text{ Hz}
$$

$$
f_2 = \frac{250 \text{ Hz}}{8} = 31.25 \text{ Hz}
$$

$$
f_3 = \frac{31.25 \text{ Hz}}{2} = 15.625 \text{ Hz}
$$

(b) Modulus =  $10 \times 10 \times 10 \times 2 = 2000$ 

$$
f_1 = \frac{100 \text{ kHz}}{10} = 10 \text{ kHz}
$$

$$
f_2 = \frac{10 \text{ kHz}}{10} = 1 \text{ kHz}
$$

$$
f_3 = \frac{1 \text{ kHz}}{10} = 100 \text{ Hz}
$$

$$
f_4 = \frac{100 \text{ Hz}}{2} = 50 \text{ Hz}
$$

(c) Modulus =  $3 \times 6 \times 8 \times 10 \times 10 = 14400$ 

$$
f_1 = \frac{21 \text{ MHz}}{3} = 7 \text{ MHz}
$$

$$
f_2 = \frac{7 \text{ MHz}}{6} = 1.167 \text{ MHz}
$$

$$
f_3 = \frac{1.167 \text{ MHz}}{8} = 145.875 \text{ kHz}
$$

$$
f_4 = \frac{145.875 \text{ kHz}}{10} = 14.588 \text{ kHz}
$$

$$
f_5 = \frac{14.588 \text{ kHz}}{10} = 1.459 \text{ kHz}
$$

(d) Modulus =  $2 \times 4 \times 6 \times 8 \times 16 = 6144$ 

$$
f_1 = \frac{39.4 \text{ kHz}}{2} = 19.7 \text{ kHz}
$$
  

$$
f_2 = \frac{19.7 \text{ kHz}}{4} = 4.925 \text{ kHz}
$$
  

$$
f_3 = \frac{4.925 \text{ kHz}}{6} = 820.83 \text{ Hz}
$$
  

$$
f_4 = \frac{820.683}{8} = 102.6 \text{ Hz}
$$
  

$$
f_5 = \frac{102.6 \text{ Hz}}{16} = 6.41 \text{ Hz}
$$

**23.** See Figure 8-17.



**24.** See Figure 8-18.



# *Section 8-6 Counter Decoding*

**25.** See Figure 8-19.



**26.** See Figure 8-20.



**27.** The states with an asterisk are the transition states that produce glitches on the decoder outputs. The glitches are indicated on the waveforms in Figure 8-20 (Problem 8-26) by short vertical lines.



**28.** See Figure 8-21.



#### **29.** See Figure 8-22.



- **30. 1** There is a possibility of a glitch on decode 2 at the positive-going edge of CLK 4 if the propagation delay of FF0 is less than FF1 or FF2.
	- 2 There is a possibility of a glitch on decode 7 at the positive-going edge of CLK 4 if the propagation delay of FF2 is less than FF0 and FF1.
	- 3 There is a possibility of a glitch on decode 7 at the positive-going edge of CLK 6 if the propagation delay of FF1 is less than FF0.

See the timing diagram in Figure 8-23 which is expanded to show the delays.

Any glitches can be prevented by using CLK as an input to both decode gates.



## *Section 8-7 Counter Applications*

**31.** For the digital clock in Figure 8-49 of the text reset to 12:00:00, the binary state of each counter after sixty-two 60-Hz pulses are:

 Hours, tens: **0001** Hours, units: **0010** Minutes, tens: **0000**  Minutes, units: **0001**  Seconds, tens: **0000** Seconds, units: **0010**

**32.** For the digital clock, the counter output frequencies are: **Divide-by-60 input counter:**

$$
\frac{60 \text{ Hz}}{60} = 1 \text{ Hz}
$$
  
\n**Seconds counter:**  
\n
$$
\frac{1 \text{ Hz}}{60} = 16.7 \text{ mHz}
$$
  
\n**Minutes counter:**  
\n
$$
\frac{16.7 \text{ mHz}}{60} = 278 \text{ }\mu\text{Hz}
$$
  
\n**House counter:**  
\n
$$
\frac{278 \text{ }\mu\text{Hz}}{12} = 23.1 \text{ }\mu\text{Hz}
$$

33. 
$$
53 + 37 - 22 = 68
$$

**34.** See Figure 8-24.



### *Section 8-9 Troubleshooting*

- **35.** (a) *Q*0 and *Q*1 will not change due to the clock shorted to ground at FF0.
	- (b) *Q*0 being open does not affect normal operation. See Figure 8-25.



(c) See Figure 8-26.



- (d) Normal operation because an open *J* input acts as a HIGH.
- (e) A shorted *K* input will pull all *J* and *K* inputs LOW and the counter will not change from its initial state.
- **36.** (a)  $Q_0$  and  $Q_1$  will not change from initial states.
	- (b) See Figure 8-27.



(c) See Figure 8-28.



(d) Normal operation. See Figure 8-29.



(e) Both *J* and *K* of FF1 are pulled LOW if *K* is grounded, producing a no-change condition. *Q*0 also grounded. See Figure 8-30.



**37.** First, determine the correct waveforms and observe that  $Q_0$  is correct but  $Q_1$  and  $Q_2$  are incorrect in Figure 8-83 in the text. See Figure 8-31.

Since  $Q_1$  goes HIGH and stays HIGH, FF1 must be in the SET state ( $J = 1, K = 0$ ). There must be a wiring error at the *J* and *K* inputs to FF1; *K* must be connected to ground rather than to the *J* input.



- **38.** Since *Q*2 toggles on each clock pulse, its *J* and *K* inputs must be constantly HIGH. The most probable fault is that the AND gate's output is *open*.
- **39.** If the *Q*0 input to the AND gate is *open*, the *JK* inputs to FF2 are as shown in Figure 8-32.



**40.** Number of states = 40,000

$$
f_{out} = \frac{5 \text{ MHz}}{40,000} = 125 \text{ Hz}
$$
  
76.2939 Hz is not correct. The faulty division factor is  

$$
\frac{5 \text{ MHz}}{76.2939 \text{ Hz}} = 65,536
$$

Obviously, the counter is going through all of its states. This means that the  $63CO_{16}$  on its parallel inputs is not being loaded. Possible faults are:

- **I**nverter output is stuck HIGH or open.
- RCO output of last counter is stuck LOW.





- **42.** The flip-flop output is stuck HIGH or open.
	- The least significant BCD/7-segment input is open.

See Figure 8-33.



**43.** Th DIV 6 is the tens of minutes counter. *Q*1 open causes a continuous apparent HIGH output to the decode 6 gate and to the BCD/7-segment decoder/driver.



The apparent counter sequence is shown in the table.

The decode 6 gate interprets count 4 as a 6 (0110) and clears the counter back to 0 (actually 0010). Thus, the apparent (not actual) sequence is as shown in the table.

- **44.** There are several possible causes of the malfunction. First check power to all units. Other possible faults are listed below.
	- Sensor Latch *Action*: Disconnect entrance sensor and pulse sensor input. *Observation*: Latch should SET. *Conclusion*: If latch does not SET, replace it.
	- NOR gate

*Action*: Pulse sensor input. *Observation*: Pulse on gate output. *Conclusion*: If there is no pulse, replace gate.

• Counter

*Action*: Pulse sensor input. *Observation*: Counter should advance. *Conclusion*: If counter does not advance, replace it.

**•** Output Interface

*Action*: Pulse sensor input until terminal count is reached. *Observation*: FULL indication and gate lowered *Conclusion*: No FULL indication or if gate does not lower, replace interface.

Sensor/Cable

*Action*: Try to activate sensor. *Observation*: If all previous checks are OK, sensor or cable is faulty. *Conclusion*: Replace sensor or cable.

#### *System Application Activity*

**45.** The expressions for the  $D_0$  and the  $D_1$  flip-flop inputs in the sequential logic portion of the system were developed in the System Application Activity. Figure 8-34 shows the NAND implementation.

$$
\begin{aligned} D_0 &= \overline{\mathcal{Q}}_1 \mathcal{Q}_0 + \overline{\mathcal{Q}}_1 \overline{T}_L V_S + \mathcal{Q}_0 T_L V_S \\ D_1 &= \mathcal{Q}_0 \overline{T}_L + \mathcal{Q}_1 T_S \end{aligned}
$$



**46.** See Figure 8-35.



**47.** The time interval for the green light can be increased from 25 s to 60 s by increasing the value of either the resistor or the capacitor value by

$$
\frac{60 \text{ s}}{25 \text{ s}} = 2.4 \text{ times}
$$

#### *Special Design Problems*

**48.** See Figure 8-36.



**49.** 65,536 − 30,000 = 35,536

 Preset the counter to 35,536 so that it counts from 35,536 up to 65,536 on each full cycle, thus producing a sequence of 30,000 states (modulus 30,000).

 $35,536 = 1000101011010000_2 =$ **8AD0**<sub>16</sub>

See Figure 8-37.



**50.**  $65,536 - 50,000 = 15,536$ 

Preset the counter to 15,536 so that it counts from 15,536 up to 65,536 on each full cycle, thus producing a sequence of 50,000 states (modulus 50,000).

 $15,536 = 11110010110000_2 = 3CB0_{16}$ 

See Figure 8-38.



**51.** The approach is to preset the hours and minutes counters independently, each with a fast or slow preset mode. The seconds counter is not preset. One possible implementation is shown in Figure 8-39.



**52.** See Figure 8-40.



**53.** See Figure 8-41.



**54.** See Figure 8-42.



#### **55.** NEXT-STATE TABLE



#### TRANSITION TABLE



See Figure 8-43.



**56.** See Figure 8-44.



## *Multisim Troubleshooting Practice*

- **57.** *Q* output of U3 open.
- **58.** *SET* input of U1 open.
- **59.** Pin A of G3 open.
- **60.** No fault.
- **61.** Pin 9 open.

## **CHAPTER 9**  SHIFT REGISTERS

## *Section 9-1 Basic Shift Register Operations*

- **1.** Shift registers store binary data in a series of flip-flops or other storage elements.
- **2.** 1 byte = **8 bits**; 2 bytes = **16 bits**
- **3.** Shift data and store data

### *Section 9-2 Serial In/Serial Out Shift Registers*

- **4.** Initially: 0000  $1<sup>st</sup>$  CLK:  $1000$  $2<sup>nd</sup> CLK: 1100$ 3rd CLK: 0110
- **5.** See Figure 9-1.



**6.** See Figure 9-2.



*Chapter 9*

| ٠ |         |
|---|---------|
|   | ×<br>۰. |



**8.** See Figure 9-3.



**9.** See Figure 9-4.



**10.** See Figure 9-5.



### *Section 9-3 Serial In/Parallel Out Shift Registers*

**11.** See Figure 9-6.



**12.** See Figure 9-7.



**13.** See Figure 9-8.



## *Section 9-4 Parallel In/Serial Out Shift Registers*

**14.** See Figure 9-9.



**15.** See Figure 9-10.



**16.** See Figure 9-11.



**17.** See Figure 9-12.



*Section 9-5 Parallel In/Parallel Out Shift Registers* 

**18.** See Figure 9-13.



**19.** See Figure 9-14.



**20.** See Figure 9-15.



*Section 9-6 Bidirectional Shift Registers* 

| ٠ |        |  |
|---|--------|--|
|   | ٠<br>× |  |



**22.** 



**23.** See Figure 9-16.



**24.** See Figure 9-17.



*Section 9-7 Shift Register Counters* 



**26.** 
$$
2n = 18
$$
;  $n = 9$  flip-flops







**27.** See Figure 9-19.



**28.** A 15-bit ring counter with stages **3**, **7**, and **12** SET and the remaining stages RESET. See Figure 9-20.



## *Section 9-8 Shift Register Applications*

**29.** See Figure 9-21.



- **30.** The power-on  $\overline{LOAD}$  input provides a momentary LOW to parallel load the ring counter when power is turned on.
- **31.** An incorrect code may be produced.

## *Section 9-10 Troubleshooting*

**32.** *Q*2 goes HIGH on the first clock pulse indicating that the *D* input is open. See Figure 9-22.



**33.** Since the LSB flip-flop works during serial shift, the problem is most likely in gate G3. An open *D*3 input at G3 will cause the observed waveform. See Figure 9-23.



- **34.** It takes a LOW on the RIGHT/LEFT input to shift data left. An open inverter input will keep the inverter output LOW thus disabling all of the shift-left control gates G5, G6, G7, and G8.
- **35.** (a) No clock at switch closure due to faulty NAND gate or one-shot; open clock input to key code register; open SH/LD input to key code register.
	- (b) The diode in the third row is open;  $Q_2$  output of ring counter is open.
	- (c) The NAND (negative-OR) gate input connected to the first column is shorted to ground or open, preventing a switch closure transition.
	- (d) The "2" input to the column encoder is open.
- **36.** *1*. Number the switches in the matrix according to the following format:





*2.* Depress switches one at a time and observe the key code output according to the following Table 1.



#### **TABLE 1**

- **37.** (a) Contents of Data Output Register remain constant.
	- (b) Contents of both registers do not change.
	- (c) Third stage output of Data Output Register remains HIGH.
	- (d) Clock generator is disabled after each pulse by the flip-flop being continuously SET and then RESET.

#### *System Application Activity*

- **38.** The purpose of the Security Code logic is to accept a 4-digit code, compare it with a stored code, and if the codes match, to disarm the system for entry.
- **39.** The states of shift registers A and C after two correct key closures are:

 Shift Register A: 1001 Shift Register C: 00000100

**40.** The states of shift registers A and B after each key closure when entering 7645 are:

 **After key 7 is pressed:**  Shift register A contains 0111 Shift register B contains 11000  **After key 6 is pressed:**  Shift register A contains 0110 Shift register B contains 11100  **After key 4 is pressed:**  Shift register A contains 0100 Shift register B contains 11110  **After key 5 (an incorrect entry) is pressed:**  Shift register A contains 0000 Shift register B contains 10000

# *Special Design Problems*

### **41.** See Figure 9-24.





**42.** Figure 9-25 shows only the 74LS164, 74LS199, and 74LS163 portions of the circuit that require modification for 16-bit conversion.

**43.** See Figure 9-26 for one possible implementation.



**44.** One possible approach is shown in Figure 9-27.



**45.** See Figure 9-28.



**46.** Register A requires 8 bits and can be implemented with one 74199. Register B requires 16 bits and can be implemented with two 74199s.

### *Multisim Troubleshooting Practice*

- **47.** CLK input of U3 open.
- **48.** No fault.
- **49.** Pin 14 open.
- **50.** No fault.
- **51.** CLK input of U6 open.

# **CHAPTER 10**  MEMORY AND STORAGE

### *Section 10-1 Memory Basics*

- **1.** (a) ROM: no read/write control (b) RAM
- **2.** They are random access memories because any address can be accessed at any time. You do not have to go through all the preceding addresses to get to a specific address.
- **3.** *Address bus* provides for transfer of address code to memory for accessing any memory location in any order for a read or a write operation. *Data bus* provides for transfer of data between the microprocessor and memory or input/output devices.
- **4.** (a)  $0A_{16} = 00001010_2 = 10_{10}$ 
	- (b)  $3F_{16} = 00111111_2 = 63_{10}$
	- (c)  $CD_{16} = 11001101_2 = 205_{10}$

### *Section 10-2 The Random-Access Memory (RAM)*

**5.** 



**6.** See Figure 10-1.



- **7.**  $64k \times 8 = 512 \times 128 \times 8 = 512$  **rows**  $\times$  **128 8-bit columns**
- **8.** See Figure 10-2.


- **9.** The difference between SRAM and DRAM is that data in a SRAM are stored in latches or flip-flops indefinitely as long as power is applied while data in a DRAM are stored in capacitors which require periodic refreshing to retain the stored data.
- **10.** The bit capacity of a DRAM with 12 address lines is

 $2^{2 \times 12} = 2^{24} = 16,777,216$  bits = 16 Mbits

#### *Section 10-3 The Read-Only Memory (ROM)*

**11.**



**12.**



**13.**





See Figure 10-3.

**14.**  $2^{14} = 16,384$  addresses 16,384 × 8 bits = **131,072 bits**

## *Section 10-4 Programmable ROMs*



**15. Blown links: 1** − **17, 19** − **23, 25** − **31, 34, 37, 38, 40** − **47, 53, 55, 58, 61, 62, 63, 65, 67, 69.** 

**16.**



## *Section 10-6 Memory Expansion*

**17.** 16k  $\times$  4 DRAMS can be connected to make a 64k  $\times$  8 DRAM as shown in Figure 10-4.



**18.** See Figure 10-5.



**19.** Word length = 8 bits, word capacity =  $64k$  words Word length = 4 bits, word capacity = **256k words**

## *Section 10-7 Special Types of Memories*

**20.** See Figure 10-6.



**21.** See Figure 10-7.



22. The first byte goes into  $\mathbf{FFF}_{16}$ . The last byte (16th) goes into a lower address:  $16_{10} = 10_{16}$ 

$$
\text{FFF}_{16} - 10_{16} = \textbf{FEF}_{16}
$$

See Figure 10-8.



#### *Section 10-8 Magnetic and Optical Storage*

- **23.** A hard disk is formatted into tracks and sectors. Each track is divided into a number of sectors with each sector of a track having a physical address. Hard disks typically have from a few hundred to a few thousand tracks.
- **24.** Seek time is the average time required to position the drive head over the track containing the desired data. The latency period is the average time required for the data to move under the drive head.
- **25.** Magnetic tape has a longer access time than disk because data must be accessed sequentially rather than randomly.
- **26.** A magneto-optic disk is a read/write medium using lasers and magnetic fields. A CD-ROM (compact-disk ROM) is a read-only optical (laser) medium. A WORM (write-once-read-many) is an optical medium in which data can be written once and read many times.

#### *Section 10-9 Troubleshooting*

**27.** The correct checksum is **00100**. The actual checksum is 01100. The second bit from the left is in error.



- (b) Same as flow chart in Figure 10-68 in text except that the last data address is specified as **7E**<sub>16</sub> (7F<sub>16</sub> – 1).
- (c) See Figure 10-9.



- (d) A single checksum will not isolate the faulty chip. It will only indicate that there is an error in one of the chips.
- **29.** (a)  $40_{16} 5F_{16}$  is 64 95 decimal; ROM 2
	- (b)  $20_{16} 3F_{16}$  is 32 63 decimal; ROM 1
	- (c)  $00_{16} 7F_{16}$  is 0 127 decimal; All ROMs

## *System Application Activity*

**30.** See Figure 10-10.



- **31.** On first digit entry, the register state is 0001. On second digit entry the register state is 0010.
- **32.** The purpose of the switch memory is to store a 4-digit security code and permit easy code change.
- **33.** A new code can be entered by simply moving the DIP switch settings. No power is required.

#### *Special Design Problems*

**34.** NAND gates U1A-U4D: four 74HC00 NAND gates U5A-U6B: two 74HC20 Shift register U7: 74HC195

#### **35.** See Figure 10-11.



# **CHAPTER 11**  PROGRAMMABLE LOGIC AND SOFTWARE

### *Section 11-1 Programmable Logic: SPLDs and CPLDs*

**1.**  $X = \overline{ABC} + \overline{ABC} + \overline{ABC}$ . See Figure 11-1.



**2.** See Figure 11-2.



- **3.** (a) PAL16L2 is a programmable array logic device with 16 inputs and two active-LOW outputs.
	- (b) PAL12H6 is a programmable array logic device with 12 inputs and 6 active-HIGH outputs.

- **4.** Typically, an exclusive-OR gate is used to determine the polarity of the output. When a 1 is applied to one input of the XOR gate, the output of the XOR is the complement of the signal on the other input. When a 0 is applied to one input of the XOR, the signal on the output of the XOR is the same as the signal on the other input.
- **5.** A CPLD basically consists of multiple SPLDs that can be connected with a programmable interconnect array.

#### *Section 11-2 Altera CPLDs*

- **6.** (a) Inputs from PIA to LAB: **36** (b) Outputs from LAB to PIA: **16** (c) Inputs from I/O to PIA: **8 to 16** (d) Outputs from LAB to I/O: **8 to 16**
- **7.** (a)  $\overline{ABC}$  (b)  $\overline{ABC}$   $\overline{DE}$  =  $\overline{ABC}$   $\overline{DE}$  =  $\overline{ABC}$   $\overline{D}$  +  $\overline{ABC}$   $\overline{E}$
- **8.**  $\overline{ABCD} + \overline{EFGH} + \overline{ABCD} + \overline{ABCD}$

### *Section 11-3 Xilinx CPLDs*

9.  $\overline{AB} + \overline{AB}$ 



### *Section 11-4 Macrocells*

- **12.** (a) A 0 on the select line selects  $D_0$ . The output is **1**.
	- (b) A 1 on the select line selects  $D_1$ . The output is 0.
- **13.** (a) Since the  $D_0$  (upper) input of MUX 5 is selected, the macrocell is configured for **combinational** logic**.** The output of the XOR goes through MUX 5 to the "To I/O" output making it a **1**.
	- (b) Since the  $D_1$  (lower) input of MUX 5 is selected, the macrocell is configured for **registered** logic**.** The output of the flip-flop goes through MUX 5 to the "To I/O" output making it a **0**.
- **14.** (a) The macrocell is configured for **registered** logic because the  $D_1$  input of MUX 8 is selected, allowing the flip-flop output to pass through.
	- (b) The **GCK1** clock is applied to the flip-flop because the  $D_1$  input of MUX 3 and the  $D_1$ input of MUX 5 are selected.
- (c) The OR gate output is applied to the XOR which is set for noninversion by MUX 1. The output of the XOR is selected by MUX2 and a **1** is applied to the D/T input of the flipflop.
- (d) The output of MUX 8 is a **1** because MUX 8 selects the Q output of the flip-flop (assuming that the S and R inputs are 0).
- **15.** (a) The macrocell is configured for **registered** logic because the  $D_1$  input of MUX 8 is selected, allowing the flip-flop output to pass through.
	- (b) The **GCK1** clock is applied to the flip-flop because the  $D_1$  input of MUX 3 and the  $D_1$ input of MUX 5 are selected.
	- (c) The OR gate output is applied to the XOR which is set for inversion by MUX 1. The output of the XOR is selected by MUX 2 and a **0** is applied to the D/T input of the flipflop.
	- (d) The output of MUX 8 is a **0** because MUX 8 selects the Q output of the flip-flop (assuming that the S and R inputs are 0).

#### *Section 11-5 Programmable Logic: FPGAs*

- **16.** An FPGA typically consists of configurable logic blocks (CLBs). Each CLB is made up of a number of logic modules with a local interconnect. Each logic module typically consists of a look-up table (LUT) and associated logic. Global column and row interconnects are used to connect the CLBs to I/Os as well as each other.
- **17.** SOP output =  $\overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$
- **18.** See Figure 11-3.



### *Section 11-6 Altera FPGAs*

- **19.** An ALM consists of an LUT for combinational logic, adder logic, and register logic.
- **20.** The modes of operation of an ALM are: Normal, Extended LUT, Arithmetic, and Shared arithmetic.
- **21.** See Figure 11-4.



**22.**  $(A_4A_3\overline{A}_2A_1 + \overline{A}_4\overline{A}_3\overline{A}_2A_1)A_0 + (\overline{A}_5A_3A_2A_1 + A_5\overline{A}_3A_2\overline{A}_1 + A_5A_3A_2\overline{A}_1)A_0$  $= A_4A_3\overline{A}_2A_1A_0 + \overline{A}_4\overline{A}_3\overline{A}_2A_1A_0 + \overline{A}_5A_3A_2A_1\overline{A}_0 + A_5\overline{A}_3A_2\overline{A}_1\overline{A}_0 + A_5A_3A_2\overline{A}_1\overline{A}_0$ 

#### *Section 11-7 Xilinx FPGAs*

**23.** See Figure 11-5.



**24.** See Figure 11-6.



**25.** One slice. See Figure 11-7.





**26.** Three slices are required. See Figure 11-8.

## *Section 11-8 Programmable Logic Software*

**27.** See Figure 11-9.



**28.**  $X = \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}$  $= ABD + ACD + ABC + BCD + \overline{ABCD}$ 



**29.** See Figure 11-11.





**30.**  $X = \overline{ABC} \overline{D} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD} + \overline{ABCD}$ . See Figure 11-12.

### *Section 11-9 Boundary Scan Logic*

- **31.** The Shift input = 1, data are applied to SDI, go through the MUX, and are clocked into Capture register A on the leading edge of the clock pulse. From the output of Capture register A, the data go through the upper MUX and are clock into Capture register B on the trailing edge of the clock pulse.
- **32.** PDI/O = 0 and OE = 1. The data from the internal programmable logic pass through the selected MUX and through the output buffer to the pin.
- **33.** PDI/O = 0 and OE = 0. The data are applied to the input pin and go through the selected MUX to the internal programmable logic.
- **34.** SHIFT = 1, PDI/O = 1, and OE = 0. Data are applied to SDI, go through the MUX, and are clocked into Capture register A on the leading edge of the clock pulse. From the output of Capture register A, the data go through the upper MUX and are clocked into Capture register B on the trailing edge of the clock pulse. A pulse on the UPDATE input clocks the data into Update register B. The data on the output of Capture Register B go through the MUX to the internal programmable logic. The data also appear on the SDO.

#### *Section 11-10 Troubleshooting*

- **35.** 000011001010001111011 shifted from TDI to TDO, left-most bit first. The bold-faced code will appear on the logic inputs in the sequence shown.
	- 0 **0000**11001010001111011
	- 1 0**0001**1001010001111011
	- 3 00**0011**001010001111011
	- 6 000**0110**01010001111011
	- 12 0000**1100**1010001111011 9 00001**1001**010001111011
	- 2 000011**0010**10001111011
	- 5 0000110**0101**0001111011
	- 10 00001100**1010**001111011
	- 4 000011001**0100**01111011
	- 8 0000110010**1000**1111011
	- 1 00001100101**0001**111011
	- 3 000011001010**0011**11011
	- 7 0000110010100**0111**1011
	- 15 00001100101000**1111**011
	- 14 000011001010001**1110**11
	- 13 0000110010100011**1101**1
	- 11 00001100101000111**1011**

### *System Application Activity*

**36.** 11 inverters can be eliminated. Only four are needed to produce the complements of *A*, *B*, *C*, and *D*.

There are three AND gates that produce the product term  $\overline{AC}$ . Two can be eliminated.

There are three AND gates that produce the product term  $\overline{AB}$ . Two can be eliminated.

There are two AND gates that produce the product term  $B\overline{C}$ . One can be eliminated.

There are two AND gates that produce the product term  $\overline{BC}$ . One can be eliminated.

There are two AND gates that produce the product term  $\overline{AB}$ . One can be eliminated.

7 AND gates can be eliminated.



**37.** The D input to the logic is faulty or not connected. See Figure 11-13.

# **CHAPTER 12**  SIGNAL INTERFACING AND PROCESSING

### *Section 12-1 Converting Analog Signals to Digital*

**1.** See Figure 12-1.



**2.** See Figure 12-2.



- **3.** 11, 11, 11, 11, 01, 11, 11, 11, 11
- **4.** 1000, 1110, 1011, 0100, 0001, 0111, 1110, 1011, 0100

**5.** See Figure 12-3.



**6.** See Figure 12-4.



*Section 12-2 Analog-to-Digital Conversion Methods*

7 
$$
\frac{V_{\text{out}}}{V_{\text{in}}} = \frac{2 \text{ V}}{10 \text{ mV}} = 200
$$

**8.**

$$
\frac{V_{\text{OUT}}}{V_{\text{IN}}} = \frac{R_{\text{F}}}{R_{\text{IN}}}
$$

$$
R_{\text{F}} = R_{\text{in}} \left( \frac{V_{\text{OUT}}}{V_{\text{IN}}} \right) = 1 \text{ k}\Omega(330) = 330 \text{ k}\Omega
$$

9. 
$$
A_v = -\frac{R_f}{R_i} = -\frac{47 \text{ k}\Omega}{2.2 \text{ k}\Omega} = -21.4
$$

- **10.** Number of comparators =  $2^{n} 1 = 2^{8} 1 = 255$
- **11.** 001, 010, 011, 101, 110, 111, 111, 111, 111, 110, 101, 101, 110, 110, 110, 101, 100, 011, 010, 001.



See Figure 12-5.

**12.** Output of 3-bit converter: 000, 001, 100, 110, 101, 100, 011, 010, 001, 001, 011, 110, 111, 111, 111, 111, 111, 111, 111, 100.



#### See Figure 12-6.

**13.**



Conversion never terminates since 2 bits cannot represent the input.

**14.**

| <b>SAR</b> | Comment                                             |
|------------|-----------------------------------------------------|
| 1000       | Greater than $V_{\text{in}}$ . Reset MSB.           |
| 0100       | Less than $V_{\text{in}}$ . Keep the 1.             |
| 0110       | Equal to $V_{\text{in}}$ . Keep the 1 (final state) |

**15.** See Figure 12-7.



## *Section 12-3 Digital-to-Analog Conversion Methods*

**16.** 
$$
R_0 = 10 \text{ k}\Omega
$$
  
\n $R_1 = \frac{R_0}{2} = \frac{10 \text{ k}\Omega}{2} = 5 \text{ k}\Omega$   
\n $R_2 = \frac{R_0}{4} = \frac{10 \text{ k}\Omega}{4} = 2.5 \text{ k}\Omega$   
\n $R_3 = \frac{R_0}{8} = \frac{10 \text{ k}\Omega}{8} = 1.25 \text{ k}\Omega$ 

**17.** See Figure 12-8.



**18.** See Figure 12-9.



**19.** (a) 
$$
\left(\frac{1}{(2^3 - 1)}\right)100 = 14.3\%
$$
  
\n(b)  $\left(\frac{1}{2^{10} - 1}\right)100 = 0.098\%$   
\n(c)  $\left(\frac{1}{2^{18} - 1}\right)100 = 0.00038\%$ 

**20.** See Figure 12-10.



**21.** See Figure 12-11.



**22.** See Figure 12-12.



### *Section 12-4 Digital Signal Processing Basics*

- **23.** The purpose of analog-to-digital conversion is to change an analog signal into a sequence of digital codes that represent the amplitude of the analog signal with respect to time.
- **24.** See Figure 12-13.



**25.** The purpose of digital-to-analog conversion is to change a sequence of digital codes into an analog signal represented by the digital codes.

### *Section 12-5 The Digital Signal Processor (DSP)*

**26.** 2000 MIPS × 8 bits/byte 32 bit/instruction  $= 2000$  MIPS  $\times$  4 bytes/instruction

 $= 8000$  Mbytes/s

**27.**

 32 bits/instruction  $\frac{400 \text{ Mbits/s}}{400 \text{ Mbits/s}}$  = 12.5 million instructions/s

**28.** 1000 MFLOPS = 1,000,000,000 floating-point operations/s

- **29.** 1. Program address generate (PG). The program address is generated by the CPU.
	- 2. Program address send (PS). The program address is sent to the memory.
	- 3. Program access ready wait (PW). A memory read operation occurs.
	- 4. Program fetch packet receive (PR). The CPU receives the packet of instructions.
- **30.** 1. Instruction dispatch (DP): Instruction packets are split into execute packets and assigned to functional units;
	- 2. Instruction decode (DC): Instructions are decoded.

## **CHAPTER 13**  COMPUTER CONCEPTS

#### *Section 13-1 The Basic Computer*

- **1.** The basic elements of a computer are central processing unit (CPU), memory unit, and input/output ports.
- **2.** Two types of software are system and application.
- **3.** A bus is a set of physical connections over which data and other information is transferred in a computer according to a standard set of specifications.
- **4.** A port is a physical interface on a computer through which data is passed to and from peripherals.

### *Section 13-2 The Microprocessor*

- **5.** The basic elements of a microprocessor are arithmetic logic unit (ALU), instruction decoder, control unit, and register array.
- **6.** A microprocessor performs arithmetic operations, logic operations, data movements, and decision functions.
- **7.** The three microprocessor buses are address, data, and control.
- **8.** Groups of Pentium instructions are: data transfer, arithmetic and logic, bit manipulation, loops and jumps, strings, subroutines and interrupts, and control.
- **9.** Pipelining is the process by which a microprocessor begins executing the next instruction before the previous instruction has been completed.
- **10.** Multitasking is the process of executing more than one program at a time. Multithreading is the process of executing different parts (threads) of a single program simultaneously.

### *Section 13-3 Basic Microprocessor Operation*

- **11.** A microprocessor repeatedly cycles through *fetch, decode, execute.*
- **12** Pipelining is the process of fetching and executing at the same time so that more than one instruction can be processed simultaneously.
- **13.** The six segment registers of the 80386 and above are: CS, DS, SS, ES, FS, GS

**14.** The code segment (CS) register contains 0F05 and the instruction pointer contains 0100. The physical address is

 $0F050 + 0100 = 0F150$ 

- **15.** AH and AL are 8-bit registers and represent the high and low part of the 16-bit AX register. The EAX is a 32-bit register which includes the AX register as the lower 16 bits.
- **16.** (a) A *flag* is a bit stored in the flag register that is set or cleared by the processor. (b) A flag indicates a status or a control condition. A *status* flag is an indicator of a condition after an arithmetic or logic operation. A *control* flag alters processor operations under certain conditions.
- **17.** Instruction pairing allows two instructions to execute at the same time.

#### *Section 13-4 Computer Programming*

- **18.** An assembler is a program that translates mnemonics and operands into machine code.
- **19.** The flowchart in Figure 13-1 shows the process for adding numbers from one to ten and saving the results in a memory location named TOTAL.



**20.** The flowchart in Figure 13-2 shows how you can count the number of bytes in a string and place the count in a memory location called COUNT. The string starts at a location named START and uses 20H (space) to indicate the end.



- **21.** When the instruction **mov ax, [bx]** is executed, the word in memory pointed to by the bx register is copied to the ax register.
- **22.** A compiler is a program that compiles or translates a program written in high-level language and converts it to machine code.

### *Section 13-5 Interrupts*

- **23.** In a polled I/O, the CPU polls each device in turn to see if it needs service; in an interruptdriven system, the peripheral device signals the CPU when it requires service.
- **24.** Vectoring is when the PIC provides a pointer to a service routine.
- **25.** A software interrupt is a program instruction that invokes an interrupt service routine.

#### *Section 13-6 Direct Memory Access (DMA)*

- **26.** In a DMA operation, the DMA controller is given control by the CPU and allows data to flow between memory and a peripheral directly, bypassing the CPU.
- **27.** The CPU is bypassed in DMA.

## *Section 13-7 Internal Interfacing*

**28.** See Figure 13-3.



**29.** See Figure 13-4.



**30.** See Figure 13-5.



#### *Section 13-8 Bus Standards*

- **31.** The local bus is the collection of buses interfacing directly with the processor. The PCI bus is used for expansion devices and is connected to the local bus through a bus controller.
- **32.** Plug-and-Play refers to self-configuring hardware that can be installed into and used in a computer system without the need for manual installation of jumpers or setting of switches.
- **33.** The PCI bus is a 33 or 66 MHz, 32- or 64-bit, plug-and-play compatible expansion bus. ISA is an 8- or 16-bit 8.33 MHz expansion bus. PCI supports 3.3 V supplies while ISA supports 5 V and 12 V supplies.
- **34.** A shorter RS-232C cable can support faster communication rates.
- **35.** DCE stands for data communications equipment, such as a modem. DTE stands for data terminal equipment, such as a computer. Both acronyms are associated with the RS-232/EIA-232 standard.
- **36.** A USB cable consists of a power line, ground line, and two differential data lines.
- **37.** Since there are eight instruments already on the bus and the limit is fourteen, six more instruments can be connected.
- **38.** Three data bytes are transferred because the NDAC line goes HIGH three times, each time indicating that a data byte is accepted.

**39.** A controller is sending data to two listeners. The first two bytes of data (3F and 41) go to the listener with address 001A. The second two bytes go to the listener with address 001B. The handshake signals (DAV, NRFD, and NDAC) indicate that the data transfer is successful. See Figure 13-6.



**40.** If a talker sends a data byte to a listener on a GPIB system and a DTE sends a data byte to a DCE on an RS-232C system, the RS-232C system will receive the data first. This is because GPIB requires significantly more setup and handshaking than RS-232C.

## **CHAPTER 14**  INTEGRATED CIRCUIT TECHNOLOGIES

#### *Section 14-1 Basic Operational Characteristics and Parameters*

- **1.** No, because the  $V_{\text{OH}(min)}$  is less than the  $V_{\text{IH}(min)}$ . The gate may interpret 2.2 V as a LOW.
- **2.** Yes, they are compatible because the  $V_{OL(max)}$  is less than the  $V_{IL(max)}$ .
- **3.**  $V_{\text{NH}} = V_{\text{OH}(min)} V_{\text{IH}(min)} = 2.4 \text{ V} 2.25 \text{ V} = 0.15 \text{ V}$  $V_{NL} = V_{IL(max)} - V_{OL(max)} = 0.65$  V  $- 0.4$  V = 0.25 V
- **4.** The maximum amplitudes equal the noise margins of 0.15 V and 0.25 V.



**Gate C** has the highest noise margins.

6. 
$$
P_{D(LOW)} = (5 \text{ V})(2 \text{ mA}) = 10 \text{ mW}
$$
  
\n $P_{D(HIGH)} = (5 \text{ V})(3.5 \text{ mA}) = 17.5 \text{ mW}$   
\n $P_{D(\text{avg})} = \frac{P_{D(LOW)} + P_{D(HIGH)}}{2} = \frac{27.5 \text{ mW}}{2} = 13.75 \text{ mW}$ 

**7.** The pulse goes through three gates in the shortest path.  $3 \times 4$  ns = 12 ns

**8.**  $t_{\text{p(avg)}} = \frac{t_{\text{PLH}} + t_{\text{PHL}}}{2} = \frac{2 \text{ ns} + 3 \text{ ns}}{2}$ 2  $\frac{t_{\text{PLH}} + t_{\text{PHL}}}{t_{\text{PLH}}} = \frac{2 \text{ ns} + 3 \text{ ns}}{2.5 \text{ ns}} = 2.5 \text{ ns}$ 

**9.** Gate A average propagation delay:

$$
\frac{t_{\text{PLH}} + t_{\text{PHL}}}{2} = \frac{1 \text{ ns} + 1.2 \text{ ns}}{2} = 1.1 \text{ ns}
$$
  
Speed/Power product = (1.1 ns)(15 mW) = 16.5 pJ

Gate B average propagation delay:

$$
\frac{5 \text{ ns} + 4 \text{ ns}}{2} = 4.5 \text{ ns}
$$

Speed/Power product =  $(4.5 \text{ ns})(8 \text{ mW}) = 36 \text{ pJ}$ 

Gate C average propagation delay:  $\frac{10 \text{ ns} + 10 \text{ ns}}{2} = 10 \text{ ns}$ Speed/Power product =  $(10 \text{ ns})(0.5 \text{ mW}) = 5 \text{ pJ}$ 

Gate C has the best speed/power product.

- **10.** Gate A can be operated at the highest frequency because it has the shortest propagation delay.
- **11.** G2 is overloaded because it has 12 unit loads.
- **12.** The network in (a) can operate at the highest frequency because the driving gate has fewer loads.

#### *Section 14-2 CMOS Circuits*



- **14.** Unused inputs should be connected as follows: Negative-OR gate (NAND) to  $V_{CC}$ NAND gate to  $+$   $V_{\text{CC}}$ NOR gate to ground
- **15.** See Figure 14-1 for another possible approach in addition to circuit given in text answers.



#### *Section 14-3 TTL (Bipolar) Circuits*

- **16.** (a) ON: high voltage on base forward-biases the base-emitter junction.
	- (b) OFF: insufficient voltage on base to forward-bias the base-emitter junction.
	- (c) OFF: emitter is more positive than the base which reverse-biases the base-emitter junction.
	- (d) OFF: base and emitter at same voltage. No forward bias.

**17.** See Figure 14-2.



**18.** Connect a 1 kΩ pull-up resistor to the unused inputs of the two NAND gates. Connect the unused input of the NOR gate to ground. Connect a pull-up resistor to the open collector of the NOR gate (value depends on load).

### *Section 14-4 Practical Considerations in the Use of TTL*

**19.** See Figure 14-3.


- **20.** (a) The driving gate output is HIGH, it is sourcing 3 unit loads. *I*<sub>T</sub> = 3(40 μA) = **120 μA** 
	- (b) The driving gate output is LOW, it is sinking current from 2 unit loads.  $I_T = 2(-1.6 \text{ mA}) = -3.2 \text{ mA}$
	- (c) G1 output is HIGH, it is sourcing 6 unit loads.  $I_T = 6(40 \mu A) = 240 \mu A$

 G2 output is LOW, it is sinking current from 2 unit loads.  $I_T = 2(-1.6 \text{ mA}) = -3.2 \text{ mA}$ 

 G3 output is HIGH, it is sourcing 2 unit loads. *I*<sub>T</sub> = 2(40 μA) = **80 μA** 

**21.** See Figure 14-4. Pull-up resistors of second-level inverters are not shown.



**22.** (a)  $X = ABCD$ 

(b) 
$$
X = (ABC)(DE)(FG)
$$

(c) 
$$
X = \overline{(A+B)}(\overline{C+D})(\overline{E+F})(\overline{G+H}) = \overline{ABCDEFGH}
$$

**23.** Worst case for determining minimum  $R_p$  is when only one gate is sinking all of the current (40 mA maximum).

For 10 UL:  $I_L = 10(1.6 \text{ mA}) = 16 \text{ mA}$ For each gate:  $I_{\text{Rp(max)}} = I_{\text{OL(max)}} - 16 \text{ mA} = 40 \text{ mA} - 16 \text{ mA} = 24 \text{ mA}$ 

$$
V_{\rm Rp} = 5 \text{ V} - 0.25 \text{ V} = 4.75 \text{ V}
$$

$$
R_{\rm p(min)} = \frac{V_{\rm Rp}}{I_{\rm Rp(max)}} = \frac{4.75 \text{ V}}{24 \text{ mA}} = 198 \text{ }\Omega
$$

 $R_{p(\text{min})}$  for (a), (b), and (c) is the same value.

### *Chapter 14*

**24.** See Figure 14-5.



### *Section 14-5 Comparison of CMOS and TTL Performance*

**25. F** series:  $SPP = 3.3$  ns  $\times$  6 mW = 19.8 pJ **LS series:**  $SPP = 10$  ns  $\times$  2.2 mW = 22 pJ **ALS series:**  $SPP = 7$  ns  $\times$  1.4 mW = 9.8 pJ **ABT series:**  $SPP = 3.2$  ns  $\times$  17  $\mu$ W = 0.0544 pJ **HC series:**  $SPP = 7$  ns  $\times$  2.75  $\mu$ W = 0.01925 pJ **AC series:**  $SPP = 5$  ns  $\times$  0.55  $\mu$ W = 0.00275 pJ **AHC series:**  $SPP = 3.7$  ns  $\times 2.75$   $\mu$ W = 0.010175 pJ **LV series:**  $SPP = 9$  ns  $\times$  1.6  $\mu$ W = 0.0144 pJ **LVC series:**  $SPP = 4.3$  ns  $0.8 \mu W = 0.00344$  pJ **ALVC series:**  $SPP = 3$  ns  $\times$  0.8  $\mu$ W = 0.0024 pJ

> **ALVC** has the best (lowest value) speed-power product. It is, however, misleading to compare CMOS and TTL in terms of SPP because the power of CMOS goes up with frequency.

- **26.** (a) ALVC
	- (b) AHC
	- $(c)$  AC
	- (d) ALVC
- **27.** (a) A and B to X:  $3(3.3 \text{ ns}) = 9.9 \text{ ns}$ C and D to X:  $2(3.3 \text{ ns}) = 6.6 \text{ ns}$ 
	- (b) A to X1, X2, X3:  $2(7 \text{ ns}) = 14 \text{ ns}$ B to  $X1: 7$  ns C to X2: 7 ns D to X3: 7 ns
	- (c) A, B to X:  $3(3.7 \text{ ns}) = 11.1 \text{ ns}$ C, D, to X:  $2(3.7 \text{ ns}) = 7.4 \text{ ns}$
- **28.** (a) HC has an  $f_{\text{max}} = 50 \text{ MHz}$  $f_{clock} = \frac{1}{50 \text{ ns}} = 20 \text{ MHz}$
- (b) LS has an  $f_{\text{max}} = 33 \text{ MHz}$  $f_{clock} = \frac{1}{60 \text{ ns}} = 16.7 \text{ MHz}$

(c) AHC has an 
$$
f_{\text{max}} = 170 \text{ MHz}
$$
  

$$
f_{\text{clock}} = \frac{1}{4 \text{ ns}} = 250 \text{ MHz}
$$

Since  $f_{\text{clock}} > f_{\text{max}}$  for the AHC flip-flop, the output will be erratic.

### *Section 14-6 Emitter-Coupled Logic (ECL) Circuits*

- **29.** ECL operates with nonsaturated BJTs whereas TTL transistors saturate when turned on.
- **30.** (a) Lowest propagation delay ECL
	- (b) Lowest power CMOS HC series
	- (c) Lowest speed/power product CMOS HC series

# **PART 2**

*System Application Activity Solutions* 

### **CHAPTER 4**  SYSTEM ACTIVITY APPLICATION

- 1. The digit 2 is formed by segments *a*, *b*, *d*, *e*, *g*.
- 2. The digit 5 is formed by segments *a*, *c*, *d*, *f*, *g*.
- 3. The letter A is formed by segments *a*, *b*, *c*, *e*, *f*, *g*.
- 4. The letter E is formed by segments *a*, *d*, *e*, *f*, *g*.
- 5. There is no segment common to all digits.
- 6. There is no segment common to all the letters shown in text Figure 4-46.
- 7. Segment *d* is used in letters b, C, d, and E. The hexadecimal code for each letter is as follows: b—1011; C—1100; d—1101; E—1100.

The expression for segment *d* is

$$
d = H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 \overline{H}_0 + H_3 H_2 \overline{H}_1 H_0 + H_3 H_2 H_1 \overline{H}_0
$$



The minimized expression for segment *d* is

$$
d = \overline{H}_2 \overline{H}_0 + H_2 H_1 H_0
$$

8. Segment *e* is used in letters A, b, C, d, and E. The hexadecimal code for each letter is as follows: A—1010; b—1011; C—1100; d—1101; E—1110.

The expression for segment *e* is

$$
e = H_3 \overline{H}_2 H_1 \overline{H}_0 + H_3 \overline{H}_2 H_1 H_0 + H_3 H_2 \overline{H}_1 \overline{H}_0 + H_3 H_2 \overline{H}_1 H_0 + H_3 H_2 H_1 \overline{H}_0
$$



The minimized expression for segment *e* is

$$
e = H_2 H_1 H_0
$$

9. Segment *f* is used in letters A, b, C, and E. The hexadecimal code for each letter is as follows: A—1010; b—1011; C—1100; E—1110.

The expression for segment *f* is

$$
f = H3 \overline{H}2 H1 \overline{H}0 + H3 \overline{H}2 H1 H0 + H3 H2 \overline{H}1 \overline{H}0
$$



The minimized expression for segment *f* is

$$
f = H_2 H_0
$$

10. Segment *g* is used in letters A, b, d, and E. The hexadecimal code for each letter is as follows: A—1010; b—1011; d—1101; E—1110.

The expression for segment *g* is

$$
g = H_{3}\overline{H}_{2}H_{1}\overline{H}_{0} + H_{3}\overline{H}_{2}H_{1}H_{0} + H_{3}H_{2}\overline{H}_{1}H_{0} + H_{3}H_{2}H_{1}\overline{H}_{0}
$$



The minimized expression for segment *g* is

$$
g = H_2 H_1 H_0 + \overline{H}_1 \overline{H}_0
$$

11. The location for segment *d* is



12. The logic for segment *e* is



13. The logic for segment *f* is



14. The logic for segment *g* is



### **Putting Your Knowledge to Work**

To modify the decoder for a common-cathode display, the segment outputs must be active-HIGH. An inverter in each segment output will provide an active-HIGH.

### **CHAPTER 5**  SYSTEM APPLICATION ACTIVITY

- 1. The two "cannot occur" conditions in text Table 5-6 are not possible because if the maximum level,  $L_{MAX}$ , has been reached as indicated by a 1, the minimum level  $L_{MIN}$  also must have been reached, but the 0 indicates that it has not.
- 2. The inlet valve is open under *three* conditions as indicated by  $V_{INLET} = 1$ .
- 3. The inlet valve turns off when the maximum level is reached.
- 4. The standard SOP expression for *V*inlet is



The simplified  $V_{\text{inlet}}$  expression is correct.

$$
V_{\text{inlet}} = \overline{L}_{\text{min}} + \overline{L}_{\text{max}} F_{\text{inlet}}
$$

5. The simplified logic for the inlet valve control:



- 6. The additional input to the outlet valve control is *T* for temperature. The corn syrup must be at a specified temperature for proper viscosity before the syrup can be released into the mixing vat.
- 7. The outlet valve is open under two conditions as specified by the 1s in text Table 5-7.
- 8. Once the tank starts draining, the outlet value remains open (on) until the minimum level is reached.

9. The standard SOP expression for  $V_{\text{outlet}}$  is



The simplified  $V_{\text{outlet}}$  expression is correct.

$$
V_{\rm outlet} = \, L_{\rm min} \, \overline{F}_{\rm inlet} T
$$

10. The simplified logic for the outlet valve control:



### **Putting Your Knowledge to Work**

This assumes that the corn syrup is acceptable as long as its temperature is no more than 9° below the specified temperature. The temperature control circuit could be modified by eliminating the LSD in the BCD code for the measured temperature.

### **CHAPTER 6**  SYSTEM APPLICATION ACTIVITY

- 1. The system remains in the first state (00) for 25 s if there is a vehicle on the side street or as long as there is no vehicle on the side street.
- 2. The system remains in the fourth state (10) for 4 s.
- 3. The expression for the condition producing a transition from the first state to the second state is

 $\overline{T}_I V_s$ 

4. The expression for the condition that keeps the system in the second state is

### $T_{\rm S}$

5. The diagram for the light output logic:



6. The truth table for the light output logic:



7. The diagram for the trigger logic:



8. The truth table for the trigger logic:



9. The diagram of the complete combinational logic:



### **Putting Your Knowledge to Work**

(a) One approach is shown by the modified state diagram.



When a pedestrain pushes the button, one of the following sequences occurs:

- $\Box$  If system is in first state (000), it goes immediately to second state (001) for 4 s and then to fifth state (100) for 15 s and then back to first state (000).
- $\Box$  If system is in third state (011), it goes immediately to fourth state (010) for 4 s and then to fifth state (100) for 15 s and then back to first state (000).
- $\Box$  If system is in either second or fourth states, the short timer is retriggerd and the system remains in that state for another 4 s before going to the fifth state.





The modified state decoder logic:



The modified light output logic:



The modified trigger logic:



## **CHAPTER 7**  SYSTEM APPLICATION ACTIVITY

1. The resistor and capacitor values for the 25 s timer are determined as follows.

Let  $C_1 = 100 \mu F$  $t_W = 1.1 R_1 C_1$  $R_1 =$ 1 25 s  $1.1C_1$  1.1(100  $\mu$ F)  $\frac{t_{W}}{1C_{1}} = \frac{25 \text{ s}}{1.1(100 \text{ μF})} \approx 227 \text{ k}\Omega$ 

Other combinations are possible.

2. The resistor and capacitor values for the 4 s timer are determined as follows.

Let 
$$
C_1 = 100 \mu F
$$
  
\n $t_W = 1.1R_1C_1$   
\n $R_1 = \frac{4 \text{ s}}{1.1(100 \mu F)} = 36.4 \text{ k}\Omega$ 

Other combinations are possible.

3. The resistor and capacitor values for the 10 kHz oscillator are determined as follows.

Let 
$$
C_1 = 0.01 \mu\text{F}
$$
  
\n
$$
f = \frac{1.44}{(R_1 + 2R_2)C_1}
$$
\n
$$
R_1 + 2R_2 = \frac{1.44}{fC_1} = \frac{1.44}{(10 \text{ kHz})(0.01 \mu\text{F})} = 14.4 \text{ k}\Omega
$$
\nLet  $R_1 = 1.5 \text{ k}\Omega$   
\n
$$
R_2 = \frac{14.4 \text{ k}\Omega - 1.5 \text{ k}\Omega}{2} = 6.45 \text{ k}\Omega
$$

4. The 25 s timer and the 4 s timer using 74121 one-shots:



### **Putting Your Knowledge to Work**

Real time is determined by connecting a Multisim probe to the one-shot output and measuring its ontime. Simulation time is determined by connecting a virtual oscilloscope to the one-shot output and measuring the pulse-width.

 $CX$   $RX/CX$ 

 $\begin{array}{c}\n\bigg\downarrow_{\text{EXT}} \\
\bigg\downarrow_{\text{570 k}\Omega}\n\end{array}$ 

 $V_{CC}$ 

 $RI$ 

 $C_{\text{EXT}}$ <br> $10 \mu$ F

### **CHAPTER 8**  SYSTEM APPLICATION ACTIVITY

1. The Boolean rule used is  $A + \overline{A} = 1$ .

In this case, the terms  $G_1G_0$  were factored out leaving  $T_s + \overline{T}_s$ :  $\overline{G}_1 G_0 (T_{\rm s} + \overline{T}_{\rm s}) = \overline{G}_1 G_0 (1) = \overline{G}_1 G_0$ 

2.  $D_0$  is reduced by first expanding to standard SOP form:

$$
D_0 = \overline{G}_1 \overline{G}_0 \overline{T}_L V_s + \overline{G}_1 G_0 + G_1 G_0 T_L V_s
$$
  
=  $\overline{G}_1 \overline{G}_0 \overline{T}_L V_s + \overline{G}_1 G_0 \overline{T}_L \overline{V}_s + \overline{G}_1 G_0 \overline{T}_L V_s + \overline{G}_1 G_0 T_L \overline{V}_s + \overline{G}_1 G_0 T_L V_s + G_1 G_0 T_L V_s$   
 $G_1 G_0$   
 $\begin{bmatrix} T_L V_s \\ 00 & 01 & 11 & 10 \end{bmatrix}$ 



The reduced expression is

$$
D_0 = \overline{G}_1 G_0 + \overline{G}_1 \overline{T}_L V_s + G_0 T_L V_s
$$

3. *D*<sub>1</sub> has five variables and is reduced by applying Boolean rules:

$$
D_1 = \overline{G}_1 G_0 \overline{T}_s + G_1 G_0 T_\text{L} V_s + G_1 G_0 \overline{T}_\text{L} + G_1 G_0 \overline{V}_s + G_1 \overline{G}_0 T_s
$$
  
=  $\overline{G}_1 G_0 \overline{T}_s + G_1 G_0 (T_\text{L} V_s + \overline{T}_\text{L}) + G_1 G_0 \overline{V}_s + G_1 \overline{G}_0 T_s$ 

Applying the rule 11:  $A + AB = A + B$ 

$$
D_1 = \overline{G}_1 G_0 \overline{T}_s + G_1 G_0 (V_s + \overline{T}_L) + G_1 G_0 \overline{V}_s + G_1 \overline{G}_0 T_s
$$
  
\n
$$
D_1 = \overline{G}_1 G_0 \overline{T}_s + G_1 G_0 V_s + G_1 G_0 \overline{T}_L + G_1 G_0 \overline{V}_s + G_1 \overline{G}_0 T_s
$$
  
\n
$$
= \overline{G}_1 G_0 \overline{T}_s + G_1 G_0 (V_s + \overline{T}_L + \overline{V}_s) + G_1 \overline{G}_0 T_s
$$

Applying the rules 2 and 6:  $A+1=1$  and  $A+A=1$ 

$$
D_1 = G_1 G_0 T_S + G_1 G_0 (1) + G_1 G_0 T_S = G_1 G_0 T_S + G_1 G_0 T_S + G_1 G_0 T_S + G_1 G_0 T_S
$$
  

$$
G_1 G_0
$$
  

$$
O1
$$
  
01  
11  
11

The reduced expression is

$$
D_{\rm l} = G_{\rm 0} \overline{T}_{\rm s} + G_{\rm l} T_{\rm s}
$$

 $10$   $\boxed{1}$ 

4. The expressions agree with text Figure 8-64.

### **Putting Your Knowledge to Work**

The combinational logic portion of the system was modified in Chapter 6 to accommodate a pedestrian input to turn both lights red for 15 s. To accomplish this exercise, the student must recognize that the timing circuits and the sequential logic must also be modified.

**Timing circuit modification:** An additional 555 timer configured as a one-shot with a 15 s output pulse is addded:

Let 
$$
C_1 = 100 \mu F
$$
.  
\n $t_w = 1.1 R_1 C_1$   
\n $R_1 = \frac{15 \text{ s}}{1.1(100 \mu F)} = 136 \text{ k}\Omega$ 

|                  |                  |                |                   |                |                  | <b>INPUT</b>                          |                  |                |          |
|------------------|------------------|----------------|-------------------|----------------|------------------|---------------------------------------|------------------|----------------|----------|
| PRESENT STATE    |                  |                | <b>NEXT STATE</b> |                |                  | <b>CONDITIONS</b>                     | FF INPUTS        |                |          |
| $Q_{2}$          | $Q_1$            | $Q_0$          | $Q_{2}$           | $Q_1$          | $Q_0$            |                                       | $D_2$            | $D_1$          | $D_0$    |
| $\mathbf{0}$     | $\mathbf{0}$     | $\overline{0}$ | $\theta$          | $\mathbf{0}$   | $\boldsymbol{0}$ | $T_{\rm L}+\overline{V_{\rm s}}$      | $\boldsymbol{0}$ | $\overline{0}$ | $\Omega$ |
| $\boldsymbol{0}$ | $\boldsymbol{0}$ | $\mathbf{0}$   | $\boldsymbol{0}$  | $\mathbf{0}$   | 1                | $\overline{T}_{L}V_{s}+P$             | $\overline{0}$   | $\overline{0}$ |          |
| $\boldsymbol{0}$ | $\overline{0}$   | 1              | $\overline{0}$    | $\overline{0}$ | 1                | $T_{\rm S}$                           | $\mathbf{0}$     | $\overline{0}$ |          |
| $\theta$         | $\Omega$         | 1              | $\overline{0}$    | 1              |                  | $\bar{T_{\rm S}}\bar{P}$              | $\overline{0}$   | 1              |          |
| $\overline{0}$   | $\overline{0}$   | $\mathbf{1}$   | $\mathbf{1}$      | $\overline{0}$ | $\Omega$         | $\overline{T}_{\rm s}P$               | 1                | $\overline{0}$ | $\Omega$ |
| $\overline{0}$   | 1                | 1              | $\overline{0}$    |                | 1                | $T_{\rm L}V_{\rm s}$                  | $\overline{0}$   |                |          |
| $\Omega$         | 1                | $\mathbf{1}$   | $\boldsymbol{0}$  | $\mathbf{1}$   | $\overline{0}$   | $\overline{T}_L + \overline{V}_s + P$ | $\overline{0}$   | 1              |          |
| $\theta$         | 1                | $\Omega$       | $\theta$          | 1              | $\overline{0}$   | $T_{\rm S}$                           | $\overline{0}$   | 1              | $\Omega$ |
| $\overline{0}$   | 1                | $\Omega$       | $\Omega$          | $\theta$       | $\Omega$         | $\bar{T}_{\mathrm{s}}\bar{P}$         | $\overline{0}$   | $\theta$       |          |
| $\Omega$         | $\mathbf{1}$     | $\Omega$       | 1                 | $\overline{0}$ | $\Omega$         | $\overline{T}_{\rm s}P$               | $\mathbf{1}$     | $\overline{0}$ | $\Omega$ |
| 1                | $\overline{0}$   | $\overline{0}$ | $\overline{0}$    | $\overline{0}$ | $\overline{0}$   | $\bar{T}_{\textsc{p}}$                | $\overline{0}$   | $\overline{0}$ | $\Omega$ |

**Sequential logic modification:** A third flip-flop is added. First, the next-state table is modified to accommodate the pedestrian input (*P*).

$$
\begin{split} D_0 = \overline{G}_2 \overline{G}_1 \overline{G}_0 \left( \overline{T}_L V_s + P \right) + \overline{G}_2 \overline{G}_1 G_0 T_S + \overline{G}_2 \overline{G}_1 G_0 \overline{T}_S \overline{P} + \overline{G}_2 G_1 G_0 T_L V_s \\ = \overline{G}_2 \overline{G}_1 \overline{G}_0 \overline{T}_L V_s + \overline{G}_2 \overline{G}_1 \overline{G}_0 P + \overline{G}_2 \overline{G}_1 G_0 T_S + \overline{G}_2 \overline{G}_1 G_0 \overline{T}_S \overline{P} + \overline{G}_2 G_1 G_0 T_L V_s \end{split}
$$

$$
\begin{split} D_1 &= \overline{G}_2 \overline{G}_1 G_0 \overline{T}_8 \overline{P} + \overline{G}_2 G_1 G_0 T_{\rm L} V_{\rm s} + \overline{G}_2 G_1 G_0 \left( \overline{T}_{\rm L} + \overline{V}_{\rm s} + P \right) + \overline{G}_2 G_1 \overline{G}_0 T_{\rm s} \\ &= \overline{G}_2 \overline{G}_1 G_0 \overline{T}_{\rm s} \overline{P} + \overline{G}_2 G_1 G_0 T_{\rm L} V_{\rm s} + \overline{G}_2 G_1 G_0 \overline{T}_{\rm L} + \overline{G}_2 G_1 G_0 \overline{V}_{\rm s} + \overline{G}_2 G_1 G_0 P + \overline{G}_2 G_1 \overline{G}_0 T_{\rm s} \end{split}
$$

 $D_2 = \overline{G}_2 \overline{G}_1 G_0 \overline{T}_S P + \overline{G}_2 G_1 \overline{G}_0 \overline{T}_S P$ 

*Notice that the expressions contain up to seven variables. Karnaugh map simplification would not be feasible. If you wish to minimize the expressions, the Quine-McCluskey method can be used but will be left as an exercise that can be assigned to students.*

*D*<sub>0</sub> will take three 5-input AND (or NAND) gates, two 4-input AND (or NAND) gates, and one 5-input OR (or NAND) gate.

*D*<sub>1</sub> will take two 5-input AND (or NAND) gates, four 4-input AND (or NAND) gates, and one 6-input OR (or NAND).

*D*<sub>2</sub> will take two 5-input AND (or NAND) gates and one 2-input OR (or NAND) gate.

## **CHAPTER 9**  SYSTEM APPLICATION ACTIVITY

- 1. The BCD code sequence for 4739 is 0100, 0111, 0011, 1001.
- 2. The state of shift register C after two correct code digits are entered is 00000100.
- 3. The purpose of the OR gate is to produce a trigger when a key is pressed in order to generate the clock pulses for the system.
- 4. When the digit 4 is entered, 0100 appears on the outputs of register A.

### **Putting Your Knowledge to Work**

The security code logic can be modified for a 5-digit code by moving the HIGH parallel input of shift register C back one position. It would then take five clock pulses to shift the 1 to the output.

### **CHAPTER 10**  SYSTEM APPLICATION ACTIVITY

- 1. The shift register initial outputs are  $Q_0 = 1$ ,  $Q_1 = 0$ ,  $Q_2 = 0$ ,  $Q_3 = 0$ .
- 2. The state of the shift register after three clock pulses is

$$
Q_0 = 0
$$
,  $Q_1 = 0$ ,  $Q_2 = 0$ ,  $Q_3 = 1$ 

- 3. The purpose of the OR gates is to produce the BCD code from the selected AND gates.
- 4. In text Figure 10-73, NAND gates are used to implement the AND-OR logic of Figure 10-72.
- 5. The resistor packs provide pull-up resistors for the DIP switch outputs.

### **Putting Your Knowledge to Work**

The memory and code selection logic can be modified for a 5-bit code by adding a DIP switch with resistor pull-ups, four more AND gates, changing the OR gates to five inputs, and changing the shift register from four bits to five bits.

## **CHAPTER 11**  SYSTEM APPLICATION ACTIVITY

1. The logic expression for SEGa is SEGa =  $AC + AC + BC + D$ .

 The conditions for SEGa to be HIGH are indicated on the waveform in the following figure, showing that the waveform is correct.



2. The logic expression for SEGb is SEGb =  $AB + \overline{AB} + \overline{C}$ .

 The conditions for SEGb to be HIGH are indicated on the waveform in the following figure, showing that the waveform is correct.



The logic expression for SEGc is SEGc =  $A + \overline{B} + C$ .

 The conditions for SEGc to be HIGH are indicated on the waveform in the following figure showing that the waveform is correct.



The logic expression for SEGd is SEGd =  $\overline{AB} + \overline{AC} + \overline{BC} + \overline{ABC} + \overline{DC}$ .

 The conditions for SEGd to be HIGH are indicated on the waveform in the following figure, showing that the waveform is correct.



3. The logic expression for SEGe is SEGe =  $\overline{A}B + \overline{AC}$ .

The waveform for SEGe is shown in the following figure.



The logic expression for SEGf is SEGf =  $\overline{AB} + \overline{AC} + \overline{BC} + D$ .

The waveform for SEGf is shown in the following figure.



The logic expression for SEGg is  $SEGg = \overline{AB} + \overline{BC} + \overline{BC} + D$ .

The waveform for SEGg is shown in the following figure.



# **PART 3**

# *Overview of IEEE Standard 91-1984 Explanation of Logic Symbols*

**Courtesy of Texas Instruments** 

### 1.0 INTRODUCTION

The International Electrotechnical Commission (IEC) has been developing a very powerful symbolic language that can show the relationship of each input of a digital logic circuit to each output without showing explicitly the internal logic. At the heart of the system is dependency notation, which will be explained in Section 4.

The system was introduced in the USA in a rudimentary form in IEEE/ANSI Standard Y32.14-1973. Lacking at that time a complete development of dependency notation, it offered little more than a substitution of rectangular shapes for the familiar distinctive shapes for representing the basic functions of AND, OR, negation, etc. This is no longer the case.

Internationally, Working Group 2 of IEC Technical Committee TC 3 has prepared a new document (Publication 617-12) that consolidates the original work started in the mid 1960's and published in 1972 (Publication 117-15) and the amendments and supplements that have followed. Similarly for the USA, IEEE Committee SCC 11.9 has revised the publication IEEE Std 91/ANSI Y32.14. Now numbered simply IEEE Std 91-1984, the IEEE standard contains all of the IEC work that has been approved, and also a small amount of material still under international consideration. Texas Instruments is participating in the work of both organizations and this document introduces new logic symbols in accordance with the new standards When changes are made as the standards develop, future editions will take those changes into account.

The following explanation of the new symbolic language is necessarily brief and greatly condensed from what the standards publications will contain. This is not intended to be sufficient for those people who will be developing symbols for new devices. It is primarily intended to make possible the understanding of the symbols used in various data books and the comparison of the symbols with logic diagrams, functional block diagrams, and or function tables will further help that understanding.

### 2.0 SYMBOL COMPOSITION

A symbol comprises an outline or a combination of outlines together with one or more qualifying symbols. The shape of the symbols is not significant. As shown in Figure 1, general qualifying symbols are used to tell exactly what logical operation is performed by the elements. Table i shows general qualifying symbols defined in the new standards. Input lines are placed on the left and output lines are placed on the right. When an exception is made to that convention. the direction of signal flow is indicated by an arrow as shown in Table II.

All outputs of a single, unsubdivided element always have identical internal logic states determined by the function of the element except when otherwise indicated by an associated qualifying symbol or label inside the element.



\*Possible positions for qualifying symbols relating to inputs and outputs

**Figure 1. Symbol Composition** 

The outlines of elements may be abutted or embedded in which case the following conventions apply. There is no logic connection between the elements when the line common to their outlines is in the direction of signal flow. There is at least one logic connection between the elements when the line common to their outlines is perpendicular to the direction of signal flow. The number of logic connections between elements will be clarified by the use of qualifying symbols and this is discussed further under that topic. If no indications are shown on either side of the common line, it is assumed there is only one connection.

When a circuit has one or more inputs that are common to more than one element of the circuit, the common-control block may be used. This is the only distinctively shaped outline used in the IEC system. Figure 2 shows that unless otherwise qualified by dependency notation, an input to the common-control block is an input to each of the elements below the commoncontrol block.



Figure 2. Common-Control Block

A common output depending on all elements of the array can be shown as the output of a common-output element. Its distinctive visual feature is the double line at its top. In addition the common-output element may have other inputs as shown in Figure 3. The function of the common-output element must be shown by use of a general qualifying symbol.



Figure 3. Common-Output Element

#### 3.0 QUALIFYING SYMBOLS

### 3.1 General Qualifying Symbols

Table I shows general qualifying symbols defined by IEEE Standard 91. These characters are placed near the top center or the geometric center of a symbol or symbol element to define the basic function of the device represented by the symbol or of the element.

### 3.2 Qualifying Symbols for Inputs and Outputs

Qualifying symbols for inputs and outputs are shown in Table II and will be familiar to most users with the possible exception of the logic polarity and analog signal indicators. The older logic negation indicator means that the external O state produces the internal 1 state. The internal 1 state means the active state. Logic negation may be used in pure logic diagrams; in order to tie the external 1 and 0 logic states to the levels H (high) and L (low), a statement of whether positive logic (1 = H, 0 = L) or negative logic (1 = L, 0 = H) is being used is required or must be assumed. Logic polarity indicators eliminate the need for calling out the logic convention and are used in various data books in the symbology for actual devices. The presence of the triangular polarity indicator indicates that the L logic level will produce the internal 1 state (the active state) or that, in the case of an output, the internal 1 state will produce the external L level. Note how the active direction of transition for a dynamic input is indicated in positive logic, negative logic, and with polarity indication.

The internal connections between logic elements abutted together in a symbol may be indicated by the symbols shown in Table II. Each logic connection may be shown by the presence of qualifying symbols at one or both sides of the common line and if confusion can arise about the numbers of connections, use can be made of one of the internal connection symbols.

#### Table I. General Qualifying Symbols



\*Not all of the general qualifying symbols have been used in TI's CMOS and TTL data books, but they are included here for the sake of completeness.

### Table II. Qualifying Symbols for Inputs and Outputs

Logic negation at input. External 0 produces internal 1. Logic negation at output, Internal 1 produces external 0. Active-low input. Equivalent to  $-Q$  in positive logic. Active-low output. Equivalent to Dein positive logic. Active-low input in the case of right-to-left signal flow. Active-low output in the case of right-to-left signal flow. Signal flow from right to left. If not otherwise indicated, signal flow is from left to right. Bidirectional signal flow. POSITIVE **NEGATIVE POLARITY** LOGIC LOGIC **INDICATION** n Dynamic not used inputs n active `not used not used on 0 indicated transition Nonlogic connection. A label inside the symbol will usually define the nature of this pin. Input for analog signals (on a digital symbol) (see Figure 14). Input for digital signals (on an analog symbol) (see Figure 14). Internal connection, 1 state on left produces 1 state on right. Negated internal connection. 1 state on left produces 0 state on right. Dynamic internal connection. Transition from 0 to 1 on left produces transitory 1 state on right. Internal input (virtual input). It always stands at its internal 1 state unless affected by an overriding dependency relationship. Internal output (virtual output). Its effect on an internal input to which it is connected is indicated by dependency notation.

The internal (virtual) input is an input originating somewhere else in the circuit and is not connected directly to a terminal. The internal (virtual) output is likewise not connected directly to a terminal. The application of internal inputs and outputs requires an understanding of dependency notation, which is explained in Section 4.

#### Table III. Symbols Inside the Outline



 $+m$  $CT = 9$ 

*245* 

Fixed-state output always stands at its internal 1 state. For example, see SN74185.

In an array of elements, if the same general qualifying symbol and the same qualifying symbols associated with inputs and outputs would appear inside each of the elements of the array, these qualifying symbols are usually shown only in the first element. This is done to reduce clutter and to save time in recognition. Similarly, large identical elements that are subdivided into smaller elements may each be represented by an unsubdivided outline. The SN54HC242 or SN54LS440 symbol illustrates this principle.

### 3.3 Symbols Inside the Outline

Table III shows some symbols used inside the outline. Note particularly that open-collector (open-drain), open-emitter (open-source), and three-state outputs have distinctive symbols. Also note that an EN input affects all of the outputs of the circuit and has no effect on inputs. When an enable input affects only certain outputs and/or affects one or more inputs, a form of dependency notation will indicate this (see 4.9). The effects of the EN input on the various types of outputs are shown.

It is particularly important to note that a D input is always the data input of a storage element. At its internal 1 state, the D input sets the storage element to its 1 state, and at its internal O state it resets the storage element to its O state.

The binary grouping symbol will be explained more fully in Section 8. Binary-weighted inputs are arranged in order and the binary weights of the least-significant and the most-significant lines are indicated by numbers. In this document weights of input and output lines will be represented by powers of two usually only when the binary grouping symbol is used, otherwise decimal numbers will be used. The grouped inputs generate an internal number on which a mathematical function can be performed or that can be an identifying number for dependency notation (Figure 28). A frequent use is in addresses for memories.

Reversed in direction, the binary grouping symbol can be used with outputs. The concept is analogous to that for the inputs and the weighted outputs will indicate the internal number assumed to be developed within the circuit.

Other symbols are used inside the outlines in accordance with the IEC/IEEE standards but are not shown here. Generally these are associated with arithmetic operations and are selfexplanatory.

When nonstandardized information is shown inside an outline, it is usually enclosed in square brackets [like these].

### **4.0 DEPENDENCY NOTATION**

### 4.1 General Explanation

Dependency notation is the powerful tool that sets the IEC symbols apart from previous systems and makes compact, meaningful, symbols possible. It provides the means of denoting the relationship between inputs, outputs, or inputs and outputs without actually showing all the elements and interconnections involved. The information provided by dependency notation supplements that provided by the qualifying symbols for an element's function.

In the convention for the dependency notation, use will be made of the terms "affecting" and "affected." In cases where it is not evident which inputs must be considered as being the affecting or the affected ones (e.g., if they stand in an AND relationship), the choice may be made in any convenient way.

So far, eleven types of dependency have been defined and all of these are used in various TI data books. X dependency is used mainly with CMOS circuits. They are listed below in the order in which they are presented and are summarized in Table IV following 4.12.

#### Section Dependency Type or Other Subject

- $4.2$ G. AND
- $4.3$ **General Rules for Dependency Notation**
- V, OR 4.4
- $4.5$ N, Negate (Exclusive-OR)
- 4.6 Z, Interconnection
- 4.7 X. Transmission
- $4.8$ C. Control
- $4.9$ S. Set and R. Reset
- 4.10 EN, Enable
- 4.11 M, Mode
- 4.12 A, Address

#### 4.2 G (AND) Dependency

A common relationship between two signals is to have them ANDed together. This has traditionally been shown by explicitly drawing an AND gate with the signals connected to the inputs of the gate. The 1972 IEC publication and the 1973 IEEE/ANSI standard showed several ways to show this AND relationship using dependency notation. While ten other forms of dependency have since been defined, the ways to invoke AND dependency are now reduced to one.

In Figure 4 input b is ANDed with input a and the complement of b is ANDed with c. The letter G has been chosen to indicate AND relationships and is placed at input b, inside the symbol. A number considered appropriate by the symbol designer (1 has been used here) is placed after the letter G and also at each affected input. Note the bar over the 1 at input c.



Figure 4. G Dependency Between Inputs

In Figure 5, output b affects input a with an AND relationship. The lower example shows that it is the internal logic state of b, unaffected by the negation sign, that is ANDed. Figure 6 shows input a to be ANDed with a dynamic input b.



Figure 5. G Dependency Between Outputs and iNputs



Figure 6. G Dependency with a Dynamic Input

The rules for G dependency can be summarized thus:

When a Gm input or output (m is a number) stands at its internal 1 state, all inputs and outputs affected by Gm stand at their normally defined internal logic states. When the Gm input or output stands at its 0 state, all inputs and outputs affected by Gm stand at their internal O states.

#### 4.3 Conventions for the Application of Dependency Notation in General

The rules for applying dependency relationships in general follow the same pattern as was illustrated for G dependency.

Application of dependency notation is accomplished by:

- labeling the input (or output) affecting other inputs or outputs with the letter symbol  $1$ indicating the relationship involved (e.g., G for AND) followed by an identifying number, appropriately chosen, and
- labeling each input or output affected by that affecting input (or output) with that  $2)$ same number.

If it is the complement of the internal logic state of the affecting input or output that does the affecting, then a bar is placed over the identifying numbers at the affected inputs or outputs (Figure 4).

If two affecting inputs or outputs have the same letter and same identifying number, they stand in an OR relationship to each other (Figure 7).



**Figure 7. ORed Affecting Inputs**
If the affected input or output requires a label to denote its function (e.g., "D"), this label will be prefixed by the identifying number of the affecting input (Figure 15).

If an input or output is affected by more than one affecting input, the identifying numbers of each of the affecting inputs will appear in the label of the affected one, separated by commas. The normal reading order of these numbers is the same as the sequence of the affecting relationships (Figure 15).

If the labels denoting the functions of affected inputs or outputs must be numbers (e.g., outputs of a coder), the identifying numbers to be associated with both affecting inputs and affected inputs or outputs will be replaced by another character selected to avoid ambiguity, e.g., Greek letters (Figure 8).



**Figure 8. Substitution for Numbers** 

### 4.4 V (OR) Dependency

The symbol denoting OR dependency is the letter V (Figure 9).



Figure 9. V (OR) Dependency

When a Vm input or output stands at its internal 1 state, all inputs and outputs affected by Vm stand at their internal 1 states. When the Vm input or output stands at its internal 0 state, all inputs and outputs affected by  $\sqrt{m}$  stand at their normally defined internal logic states.

### 4.5 N (Negate) (Exclusive-OR) Dependency

The symbol denoting negate dependency is the letter N (Figure 10). Each input or output affected by an Nm input or output stands in an Exclusive-OR relationship with the Nm input or output.



If  $a = 0$ , then  $c = b$ If  $a = 1$ , then  $c = b$ 

Figure 10. N (Negate) (Exclusive-OR) Dependency

When an Nm input or output stands at its internal 1 state, the internal logic state of each input and each output affected by Nm is the complement of what it would otherwise be. When an Nm input or output stands at its internal O state, all inputs and outputs affected by Nm stand at their normally defined internal logic states.

### 4.6 Z (Interconnection) Dependency

The symbol denoting interconnection dependency is the letter Z.

Interconnection dependency is used to indicate the existence of internal logic connections between inputs, outputs, internal inputs, and/or internal outputs.

The internal logic state of an input or output affected by a Zm input or output will be the same as the internal logic state of the  $Zm$  input or output, unless modified by additional dependency notation (Figure 11).



Figure 11. Z (Interconnection) Dependency

#### 4.7 X (Transmission) Dependency

The symbol denoting transmission dependency is the letter X.

Transmission dependency is used to indicate controlled bidirectional connections between affected input/output ports (Figure 12).



Figure 12. X (Transmission) Dependency

When an Xm input or output stands at its internal 1 state, all input-output ports affected by this Xm input or output are bidirectionally connected together and stand at the same internal logic state or analog signal level. When an Xm input or output stands at its internal O state, the connection associated with this set of dependency notation does not exist.



Figure 13. CMOS Transmission Gate Symbol and Schematic



Figure 14. Analog Data Selector (Multiplexer/Demultiplexer)

Although the transmission paths represented by X dependency are inherently bidirectinal, use is not always made of this property. This is analogous to a piece of wire, which may be constrained to carry current in only one direction. If this is the case in a particular application, then the directional arrows shown in Figures 12, 13, and 14 would be omitted.

### 4.8 C (Control) Dependency

The symbol denoting control dependency is the letter C.

Control inputs are usually used to enable or disable the data (D, J, K, R, or S) inputs of storage elements. They may take on their internal 1 states (be active) either statically or dynamically. In the latter case the dynamic input symbol is used as shown in the third example of Figure 15.



Input c selects which of a or b is stored when d goes low.

Figure 15. C (Control) Dependency

When a Cm input or output stands at its internal 1 state, the inputs affected by Cm have their normally defined effect on the function of the element, i.e., these inputs are enabled. When a Cm input or output stands at its internal O state, the inputs affected by Cm are disabled and have no effect on the function of the element.

#### 4.9 S (Set) and R (Reset) Dependencies

The symbol denoting set dependency is the letter S. The symbol denoting reset dependency is the letter R.

Set and reset dependencies are used if it is necessary to specify the effect of the combination  $R = S = 1$  on a bistable element. Case 1 in Figure 16 does not use S or R dependency.

When an Sm input is at its internal 1 state, outputs affected by the Sm input will react, regardless of the state of an R input, as they normally would react to the combination  $S = 1$ ,  $R = 0$ . See cases 2, 4, and 5 in Figure 16.

When an Rm input is at its internal 1 state, outputs affected by the Rm input will react, regardless of the state of an S input, as they normally would react to the combination  $S = 0$ ,  $R = 1$ . See cases 3, 4, and 5 in Figure 16.

When an Sm or Rm input is at its internal 0 state, it has no effect.

Note that the noncomplementary output patterns in cases 4 and 5 are only pseudo stable. The simultaneous return of the inputs to  $S = R = 0$  produces an unforeseeable stable and complementary output pattern.



Figure 16. S (Set) and R (Reset) Dependencies

### 4.10 EN (Enable) Dependency

The symbol denoting enable dependency is the combination of letters EN.

An ENm input has the same effect on outputs as an EN input, see 3.1, but it affects only those outputs labeled with the identifying number  $m$ . It also affects those inputs labeled with the identifying number m. By contrast, an EN input affects all outputs and no inputs. The effect of an ENm input on an affected input is identical to that of a Cm input (Figure 17).

When an ENm input stands at its internal 1 state, the inputs affected by ENm have their normally defined effect on the function of the element and the outputs affected by this input stand at their normally defined internal logic states, i.e., these inputs and outputs are enabled.



Figure 17. EN (Enable) Dependency

When an ENm input stands at its internal O state, the inputs affected by ENm are disabled and have no effect on the function of the element, and the outputs affected by ENm are also disabled. Open-collector outputs are turned off, three-state outputs stand at their normally defined internal logic states but externally exhibit high impedance, and all other outputs (e.g., totem-pole outputs) stand at their internal O states.

### 4.11 M (MODE) Dependency

The symbol denoting mode dependency is the letter M.

Mode dependency is used to indicate that the effects of particular inputs and outputs of an element depend on the mode in which the element is operating.

If an input or output has the same effect in different modes of operation, the identifying numbers of the relevant affecting Mm inputs will appear in the label of that affected input or output between parentheses and separated by solidi (Figure 22).

### 4.11.1 M Dependency Affecting Inputs

M dependency affects inputs the same as C dependency. When an Mm input or Mm output stands at its internal 1 state, the inputs affected by this Mm input or Mm output have their normally defined effect on the function of the element, i.e., the inputs are enabled.

When an Mm input or Mm output stands at its internal 0 state, the inputs affected by this Mm input or Mm output have no effect on the function of the element. When an affected input has several sets of labels separated by solidi (e.g.,  $C4/2 - 73 + 1$ ), any set in which the identifying number of the Mm input or Mm output appears has no effect and is to be ignored. This represents disabling of some of the functions of a multifunction input.

The circuit in Figure 18 has two inputs, b and c, that control which one of four modes (0, 1, 2, or 3) will exist at any time. Inputs d. e. and f are D inputs subject to dynamic control (clocking) by the a input. The numbers 1 and 2 are in the series chosen to indicate the modes so inpu e and f are only enabled in mode 1 (for parallel loading) and input d is only enabled in mode 2 (for serial loading). Note that input a has three functions. It is the clock for entering data. In mode 2, it causes right shifting of data, which means a shift away from the control block. In mode 3, it causes the contents of the register to be incremented by one count.



Figure 18, M (Mode) Dependency Affecting Inputs

### 4.11.2 M Dependency Affecting Outputs

When an Mm input or Mm output stands at its internal 1 state, the affected outputs stand at their normally defined internal logic states, i.e., the outputs are enabled.

When an Mm input or Mm output stands at its internal 0 state, at each affected output any set of labels containing the identifying number of that Mm input or Mm output has no effe. and is to be ignored. When an output has several different sets of labels separated by solidi (e.g., 2,4/3,5), only those sets in which the identifying number of this Mm input or Mm output appears are to be ignored.

Figure 19 shows a symbol for a device whose output can behave like either a 3-state output or an open-collector output depending on the signal applied to input a. Mode 1 exists when input a stands at its internal 1 state and, in that case, the three-state symbol applies and the open-element symbol has no effect. When  $a = 0$ , mode 1 does not exist so the three-state symbol has no effect and the open-element symbol applies.



Figure 19. Type of Output Determined by Mode

In Figure 20, if input a stands at its internal 1 state establishing mode 1, output b will stand at its internal 1 state only when the content of the register equals 9. Since output **b** is located in the common-control block with no defined function outside of mode 1, the state of this output outside of mode 1 is not defined by the symbol.

In Figure 21, if input a stands at its internal 1 state establishing mode 1, output b will stand at its internal 1 state only when the content of the register equals 15. If input a stands at its internal O state, output b will stand at its internal 1 state only when the content of the register equals 0.

In Figure 22 inputs a and b are binary weighted to generate the numbers 0, 1, 2, or 3. This determines which one of the four modes exists.

At output e the label set causing negation (if  $c = 1$ ) is effective only in modes 2 and 3. In modes 0 and 1 this output stands at its normally defined state as if it had no labels. At output f the label set has effect when the mode is not 0 so output e is negated (if  $c = 1$ ) in modes 1, 2, and



Figure 20. An Output of the Common-Control Block



Figure 21. Determining and Output's Function



**Figure 22. Dependent Relationships Affected by Mode** 

3. In mode 0 the label set has no effect so the output stands at its normally defined state. In this example  $\overline{0}$ ,4 is equivalent to (1/2/3)4. At output g there are two label sets. The first set, causing negation (if  $c = 1$ ), is effective only in mode 2. The second set, subjecting g to AND dependency on d, has effect only in mode 3.

Note that in mode 0 none of the dependency relationships has any effect on the outputs, so e, f, and g will all stand at the same state.

#### 4.12 A (Address) Dependency

The symbol denoting address dependency is the letter A.

Address dependency provides a clear representation of those elements, particularly memories, that use address control inputs to select specified sections of a multildimensional arrays. Such a section of a memory array is usually called a word. The purpose of address dependency is to allow a symbolic presentation of the entire array. An input of the array shown at a particular

element of this general section is common to the corresponding elements of all selected sections of the array. An output of the array shown at a particular element of this general section is the result of the OR function of the outputs of the corresponding elements of selected sections.

Inputs that are not affected by any affecting address input have their normally defined effect on all sections of the array, whereas inputs affected by an address input have their normally defined effect only on the section selected by that address input.

An affecting address input is labeled with the letter A followed by an identifying number that corresponds with the address of the particular section of the array selected by this input. Within the general section presented by the symbol, inputs and outputs affected by an Am input are labeled with the letter A, which stands for the identifying numbers, i.e., the addresses, of the particular sections.



Figure 23. A (Address) Dependency

Figure 23 shows a 3-word by 2-bit memory having a separate address line for each word and uses EN dependency to explain the operation. To select word 1, input a is taken to its 1 state, which establishes mode 1. Data can now be clocked into the inputs marked "1,4D." Unless words 2 and 3 are also selected, data cannot be clocked in at the inputs marked "2,4D" and "3,4D." The outputs will be the OR functions of the selected outputs, i.e., only those enabled by the active EN functions.

The identifying numbers of affecting address inputs correspond with the addresses of the sections selected by these inputs. They need not necessarily differ from those of other affecting dependency-inputs (e.g., G, V, N, ...), because in the general section presented by the symbol they are replaced by the letter A.

If there are several sets of affecting Am inputs for the purpose of independent and possibly simultaneous access to sections of the array, then the letter A is modified to 1A, 2A, .... Because they have access to the same sections of the array, these sets of A inputs may have the same identifying numbers. The symbols for 'HC170 or SN74LS170 make use of this.

Figure 24 is another illustration of the concept.



Figure 24. Array of 16 Sections of Four Transparent Latches with 3-State Outputs Comprising a 16-Word X 4-Bit Random-Access Memory

| TYPE OF<br><b>DEPENDENCY</b> | <b>LETTER</b><br><b>SYMBOL*</b> | AFFECTING INPUT<br>AT ITS 1-STATE                                                                                                                                             | <b>AFFECTING INPUT</b><br>AT ITS 0-STATE |  |
|------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|
| Address                      | A                               | Prevents action (address not selected)<br>Permits action (address selected)                                                                                                   |                                          |  |
| Control                      | C.                              | Permits action                                                                                                                                                                | Prevents action                          |  |
| Enable                       | ΕN                              | Prevents action of inputs<br>Ooutputs off<br>poutputs at external high impedance,<br>Permits action<br>no change in internal logic state<br>Other outputs at internal 0 state |                                          |  |
| <b>AND</b>                   | G                               | Permits action                                                                                                                                                                | Imposes 0 state                          |  |
| Mode                         | м                               | Permits action (mode selected)                                                                                                                                                | Prevents action (mode not selected)      |  |
| Negate (Ex-OR)               | N                               | Complements state                                                                                                                                                             | No effect                                |  |
| Reset                        | R                               | Affected output reacts as<br>it would to $S = 0$ , $R = 1$                                                                                                                    | No effect                                |  |
| Set                          | S                               | Affected output reacts as<br>it would to $S = 1$ , $R = 0$                                                                                                                    | No effect                                |  |
| OR                           | $\vee$                          | Imposes 1 state                                                                                                                                                               | Permits action                           |  |
| Transmission                 | x                               | Bidirectional connection exists                                                                                                                                               | Bidirectional connection does not exist  |  |
| Interconnection              | z                               | Imposes 1 state                                                                                                                                                               | Imposes 0 state                          |  |

Table IV. Summary of Dependency Notation

\*These letter symbols appear at the AFFECTING input (or output) and are followed by a number. Each input (or output) AFFECTED by that input is labeled with that same number. When the labels EN, R, and S appear at inputs without the following numbers, the descriptions above do not apply. The action of these inputs is described under "Symbols Inside the Outline," see 3.3.

#### 5.0 BISTABLE ELEMENTS

The dynamic input symbol, the postponed output symbol, and dependency notation provide the tools to differentiate four main types of bistable elements and make synchronous and asynchronous inputs easily recognizable (Figure 25). The first column shows the essential distinguishing features; the other columns show examples.

Transparent latches have a level-operated control input. The D input is active as long as the C input is at its internal 1 state. The outputs respond immediately. Edge-triggered elements accept data from D, J, K, R, or S inputs on the active transition of C. Pulse-triggered elements require the setup of data before the start of the control pulse; the C input is considered static since the data must be maintained as long as C is at its 1 state. The output is postponed til C returns to its 0 state. The data-lock-out element is similar to the pulse-triggered version except that the C input is considered dynamic in that shortly after C goes through its active transition, the data inputs are disabled and data does not have to be held. However, the output is still postponed until the C input returns to its initial external level.

Notice that synchronous inputs can be readily recognized by their dependency labels (1D, 1J, 1K, 1S, 1R) compared to the asynchronous inputs (S, R), which are not dependent on the C inputs.



Figure 25, Four Types of Bistable Circuits

### 6.0 CODERS

The general symbol for a coder or code converter is shown in Figure 26. X and Y may be replaced by appropriate indications of the code used to represent the information at the inputs and at the outputs, respectively.



Figure 26. Coder General Symbol

indication of code conversion is based on the following rule:

Depending on the input code, the internal logic states of the inputs determine an internal value. This value is reproduced by the internal logic states of the outputs, depending on the output code.

The indication of the relationships between the internal logic states of the inputs and the internal value is accomplished by:

- $1)$ labeling the inputs with numbers. In this case the internal value equals the sum of the weights associated with those inputs that stand at their internal 1-state, or by
- replacing X by an appropriate indication of the input code and labeling the inputs with  $2)$ characters that refer to this code.

The relationships between the internal value and the internal logic states of the outputs are indicated by:

- $11$ labeling each output with a list of numbers representing those internal values that lead to the internal 1-state of that output. These numbers shall be separated by solidi as in Figure 27. This labeling may also be applied when Y is replaced by a letter denoting a type of dependency (see Section 7). If a continuous range of internal values produces the internal 1 state of an output, this can be indicated by two numbers that are inclusively the beginning and the end of the range, with these two numbers separated by three dots (e.g.,  $4 \ldots 9 = 4/5/6/7/8/9$ ) or by
- $2)$ replacing Y by an appropriate indiction of the output code and labeling the outputs with characters that refer to this code as in Figure 28.

Alternatively, the general symbol may be used together with an appropriate reference to a table in which the relationship between the inputs and outputs is indicated. This is a recommended way to symbolize a PROM after it has been programmed.



| . .<br>. .    |   |   |                |   |   |   |  |  |
|---------------|---|---|----------------|---|---|---|--|--|
| <b>INPUTS</b> |   |   | <b>OUTPUTS</b> |   |   |   |  |  |
| c             | b |   | Ø              |   |   | d |  |  |
| 0             | O | 0 | 0              | ٥ | 0 | 0 |  |  |
| 0             | 0 |   | 0              | 0 | 0 | 1 |  |  |
| 0             |   | 0 | 0              | ٥ | 1 | 0 |  |  |
| 0             |   |   | 0              |   |   | 0 |  |  |
|               | 0 | ٥ | 0              | 1 | 0 | 1 |  |  |
|               | 0 |   | 0              | 0 | 0 | 0 |  |  |
|               |   | ٥ | 0              | 0 | 0 | ٥ |  |  |
|               |   |   |                | 0 | 0 | 0 |  |  |







**FUNCTION TABLE** 

Figure 28. An X/Octal Code Converter

### 7.0 USE OF A CODER TO PRODUCE AFFECTING INPUTS

It often occurs that a set of affecting inputs for dependency notation is produced by decoding the signals on certain 'inputs to an element. In such a case use can be made of the symbol for a coder as an embedded symbol (Figure 29).

If all affecting inputs produced by a coder are of the same type and their identifying numbers shown at the outputs of the coder, Y (in the qualifying symbol X/Y) may be replaced by the letter denoting the type of dependency. The indications of the affecting inputs should then be omitted (Figure 30).



Figure 29. Producing Various Types of **Dependencies** 



8.0 USE OF BINARY GROUPING TO PRODUCE AFFECTING INPUTS

If all affecting inputs produced by a coder are of the same type and have consecutive identifying numbers not necessarily corresponding with the numbers that would have been shown at the outputs of the coder, use can be made of the binary grouping symbol. k external lines effectively generate 2k internal inputs. The bracket is followed by the letter denoting the type of dependency followed by m1/m2. The m1 is to be replaced by the smallest identifying number and the m2 by the largest one, as shown in Figure 31.



Figure 31. Use of the Binary Grouping Symbol

### 9.0 SEQUENCE OF INPUT LABELS

If an input having a single functional effect is affected by other inputs, the qualifying symbol (if there is any) for that functional effect is preceded by the labels corresponding to the affecting inputs. The left-to-right order of these preceding labels is the order in which the effects or modifications must be applied. The affected input has no functional effect on the element if the logic state of any one of the affecting inputs, considered separately, would cause the affected input to have no effect, regardless of the logic states of other affecting inputs.

If an input has several different functional effects or has several different sets of affecting inputs, depending on the mode of action, the input may be shown as often as required. However, there are cases in which this method of presentation is not advantageous. In those cases the input may be shown once with the different sets of labels separated by solidi (Figure 32). No meaning is attached to the order of these sets of labels. If one of the functional effects of an input is that of an unlabeled input to the element, a solidus will precede the first set of labels shown.

If all inputs of a combinational element are disabled (caused to have no effect on the function of the element), the internal logic states of the outputs of the element are not specified by the symbol. If all inputs of a sequential element are disabled, the content of this element is not changed and the outputs remain at their existing internal logic states.

Labels may be factored using algebraic techniques (Figure 33).





### 10.0 SEQUENCE OF OUTPUT LABELS

If an output has a number of different labels, regardless of whether they are identifying numbers of affecting inputs or outputs or not, these labels are shown in the following order:

- If the postponed output symbol has to be shown, this comes first, if necessary 1) preceded by the indications of the inputs to which it must be applied
- 2) Followed by the labels indicating modifications of the internal logic state of the output, such that the left-to-right order of these labels corresponds with the order in which their effects must be applied
- 3) Followed by the label indicating the effect of the output on inputs and other outputs of the element.

Symbols for open-circuit or three-state outputs, where applicable, are placed just inside the outside boundary of the symbol adjacent to the output line (Figure 34).

If an output needs several different sets of labels that represent alternative functions (e.g., depending on the mode of action), these sets may be shown on different output lines that must be



Figure 34. Placement of 3-State Symbols

connected outside the outline. However, there are cases in which this method of presentation is not advantageous. In those cases the output may be shown once with the different sets of labels separated by solidi (Figure 35).

Two adiacent identifying numbers of affecting inputs in a set of labels that are not already separated by a nonnumeric character should be separated by a comma.

If a set of labels of an output not containing a solidus contains the identifying number of an affecting Mm input standing at its internal 0 state, this set of labels has no effect on that output.



Figure 35. Output Labels

# **PART 4**

**Laboratory Solutions for**  *Experiments in Digital Fundamentals* 

**Tenth Edition** 

**David Buchla** 

# **Table of Contents**

**Instructor Multisim Solutions**...... 267



# **Instructor Multisim Solutions**

There are Multisim files for Multisim 9 and Multisim 10 files for seven experiments (5, 8, 10, 12, 18, 19, and 23) on the companion website. To access supplementary materials online, instructors need to request an instructor access code. Go to **www.pearsonhighered.com/irc**, where you can register for an instructor access code. Within 48 hours after registering, you will receive a confirming e-mail, including an instructor access code. Once you have received your code, go to the site and log on for full instructions on downloading the materials you wish to use.

The Multisim suffix is .ms9 (version 9) or .ms10 (version 10). The naming convention for all files is Exp-xxnf for files with no fault ("xx" refers to the experiment number). The "nf" in the file name is replaced with f1 and f2 for files with hidden faults. The circuit restrictions password that will allow faults to be revealed is **df10lm** for both Multisim versions. The circuit and fault descriptions are as follows:





# **Experiment 1: Laboratory Instrument Familiarization**

### **Data and Observations**

Data and the number of significant figures will vary according to signal generator and measurement equipment. Sample (measured) data is shown.

### **TABLE 1-1**





### **TABLE 1-3**







**Plot 1** Generator waveform **Plot 2** Voltage across LED



### **Further Investigation Results:**

With the partial failure consisting of a 100  $\Omega$  resistor in parallel with the LED, most of the current goes through the resistor (Figure 1-8b). This current can be traced through  $R_1$  and  $R_2$  and back to the supply using a logic pulser and current tracer as shown in Figure 1-9. With the short circuit (Figure 1-10), the current can be traced along the protoboard's bus, through the short and back to the supply with no current in the resistors or the LED.

### **Evaluation and Review Questions**

- 1. The circuit can be damaged if the wrong voltage is connected to it.
- 2. Vertical section: sets the amplitude of the input signal and develops voltages for display section; it sends signals to the trigger section. Trigger section: causes the start of the acquisition of the waveform. A stable display requires the trigger to occur at the same point on the waveform for each acquisition. Horizontal section: controls the time base. Display section: changes the intensity or other display parameters.
- 3. A probe from each channel is connected across the ungrounded component. All grounds are connected to the circuit ground. The scope is configured to measure the difference between the two channels. (This will vary between scope types; it sometimes requires the channels to be added with one channel inverted).
- 4. (a) The oscillator works but the LED is off. The voltage at pin 3 and the LED are identical.
	- (b) The oscillator works but the frequency is too low (depending on the capacitor).
	- (c) Reversing the power and ground leads will result in destructively high current.
	- (d) The oscillator works but the LED is off. No voltage appears at the LED (but pin 3 is okay).
- 5. A digital oscilloscope is typically as accurate as a DMM and allows detection of noise or ripple with a power supply. A DMM is typically more portable. An analog scope is not as accurate as a DMM but does not show potential problems such as noise or ripple. A digital scope may be as accurate as a DMM because of automated measurement capability and gives more information than a DMM about potential problems such as the presence of noise.
- 6. Pulses from the logic pulser are applied to the circuit board trace that normally carries power but with power removed. The current tracer can be moved along this line, following the path of current until the short is found. (Note that this technique can be used for any board, analog or digital).

# **Experiment 2: Constructing a Logic Probe**

### **Data and Observations**

Step 3: Logic thresholds HIGH  $\overline{1.98}$  V LOW 0.76 V

 **TABLE 2-1** 



### **TABLE 2-2**



### **Further Investigation Results:**

The signals are nearly identical as shown. In the experimental circuit, a slight difference in amplitude was noted and the output is delayed by 14 ns on the leading edge and 16 ns on the trailing edge. The time difference is due to transition time through the gates.





### **Evaluation and Review Questions**:

- 1. Increase the value of the 330  $\Omega$  resistor in the input voltage divider.
- 2. Two inverters in series form a buffer that can allow additional drive current from the same logic output.
- 3. (a) The circuits are identical.
	- (b) If the input to the first inverter is open, an invalid level of approximately 1.6 V will be observed.
	- (c) If the input to the first inverter is open, then the output will be LOW.
- 4. A logic probe can quickly determine if a valid logic HIGH or LOW is present at some point in a circuit whereas a DMM can assign a numeric quantity to the level.
- 5. (a) *V*out will alternate between a HIGH and LOW at a rapid rate.
	- (b) Approximately 50 ns.
	- (c) Since the period will be approximately 100 ns, the oscillation frequency is 10 MHz.
- 6. A steady state invalid level is an indication of an open input.

# **Experiment 3: Number Systems**

**Data and Observations** 



### **TABLE 3-1**

Step 6. Method to cause leading zero suppression: The 7447A's ripple-blanking input for the most significant digit is connected to a LOW. If inputs *A*, *B*, *C*, *D* are also LOW, the display will be off and the ripple blanking output is LOW. Successive digits are blanked by connecting the ripple blanking output from the most significant digit to the next decoder's ripple-blanking input.

### **TABLE 3-2**



### **Further Investigation Results:**

The circuit needed is the same as Figure 3-2 except the MSB is disconnected and grounded at the BCD input to the 7447A. The LED used to indicate the D input can be connected to an LED that represents the octal MSB or it could be shown on the A input of a second 7447A decoder. The idea of this investigation is to reinforce converting a binary number to an octal number by grouping the binary bits by groups of three.

### **Evaluation and Review Questions**:

- 1. Segment *g* open on seven segment display, open wire or resistor to *g* segment, bad 7447A.
- 2. Leave switches with binary 1000 and test logic at segment *g*. If the *g* segment is LOW, the segment is bad; if it is HIGH, move to pin 14 of 7447A and test the logic. If it is LOW, the resistive path is open; if it is HIGH, test inputs to 7447A.
- 3. All segments will be off.
- 4. Binary is a base two weighted number system. Column values increase by powers of two. BCD is a code that represents each decimal digit with 4 binary bits.

5.



6. a. The base can be found algebraically by solving  $1x^2 + 2x^1 + 5 = 85$  (*x* represents the base). The positive root (base) is 8.

b. 16

# **Experiment 4: Logic Gates**

**Data and Observations** 

*A X*

*A X*

**TABLE 4-6** Truth table for Figure 4-6.

**TABLE 4-4** Truth table for Figure 4-4.



0 **1 3.95 V** 1 **0 0.06 V**

0 **0 0.05 V** 1 **1 3.97 V**

Input  $\begin{array}{|c|c|c|}\n\hline\n\text{Input} & \text{Output}\n\end{array}$ 

Input Qutput Measured

Output Voltage

Output Voltage























### **Further Investigation Results:**



The equivalent gate is an XOR gate.

### **Evaluation and Review Questions**:

- 1. a. Figures 4-4 and 4-5.
	- b. Figure 4-7.
	- c. Figures 4-8 and 4-9
- 2. Betty. A LOW on any input produces a LOW on the output. This describes an AND gate.
- 3. A HIGH on any input causes a HIGH output. This describes an OR gate.





- 5. When the signal is HIGH, data is transmitted; when it is LOW, data is received.
- 6. The fact that an output is at a constant level does not in itself indicate a bad gate. If the circuit is not working properly, check the inputs first. If all inputs are HIGH, and the output is HIGH, the gate may be bad, but connections to the output should be checked to see if another component is holding the output HIGH.

# **Experiment 5: More Logic Gates**

**Data and Observations:** 









### **TABLE 5-4**



**PLOT 1**







### **Further Investigation Results:**

Each time a switch is thrown, no matter which one, the LED will change states (either on or off).

### **Evaluation and Review Questions:**

- 1. One input is a control input and the other is the data. The data is unchanged if the control input is LOW but is inverted if the control input is HIGH. This is easily seen on a truth table to the right.
- 2. The circuit can be expanded by "chaining" additional OR gates to D3 and the output of the upper OR gate as shown in the partial schematic to the right. The output of the OR gate is connected to the input of the next XOR gate. The other XOR input is connected to the data line as before.





- 3. The output of an XNOR is HIGH when the inputs agree. If the *A B C D* inputs all agree with their respective switch settings, then all XOR gates have a HIGH output and the NAND gate output (labeled *X*) will be LOW; otherwise it will be HIGH.
- 4. The comparator schematic, drawn with ANSI/IEEE Std 91-1984 symbols, is shown below.



- 
- 5. *XOR* function with *NAND* gates: 6. Four input *OR* function with 2-input gates:





# **Experiment 6: Interpreting Manufacturer's Data Sheets**

**Data and Observations:** 

### **TABLE 6-1**





### **TABLE 6-2 CMOS 4081**



\* limited by instruments

### **Further Investigation Results:**





 **PLOT 1** 

### **Evaluation and Review Questions:**

- 1. A load causes the output LOW to be higher. (The measured LOW with no load was 30 mV; with the minimum load, the measured LOW was 222 mV).
- 2.  $R = 2.4 \text{ V} / 0.4 \text{ mA} = 6 \text{ k}\Omega$ .
- 3.  $V_{\text{NL(LOW)}} = 0.3 \text{ V}$  $V_{\text{NL(HIGH)}} = 0.5 \text{ V}$
- 4. a. Circuit (a) is better. b. The  $I_{OH}$  specification is exceeded in circuit (b). In (a), the LED is turned on with  $I_{OL}$  and is within the specified limit.
- 5. Logic levels are specified with reference to ground and can produce incorrect logic if the ground level is wrong. The scope should be dc coupled to assure the troubleshooter knows the ground level of the signal. (Note that in some digital scopes, the ground level is shown with a small arrow to the side of the display.)
- 6. The transfer curve for an AND gate (with inputs tied together) is shown below. The threshold is expected to occur at  $+1.6$  V.



 *Plot for Question 6* 

## **Experiment 7: Boolean Laws and DeMorgan's Theorems Data and Observations:**

### **TABLE 7-2**



### TABLE 7-3



### TABLE 7-4



### **Further Investigation Results:**

TABLE 7-5







### **Evaluation and Review Questions**:

1. 
$$
A(A + B) + C = AA + AB + C
$$
 (distribution)  
=  $A + AB + C$  (rule 7)

$$
= A + C
$$
(rule 10)





- 4. Because the two circuits have identical truth tables, they perform the same logic.  $\overline{(\overline{A}B+C)}$  =  $\overline{\overline{A}B}\overline{C}$  =  $(A+\overline{B})\overline{C}$
- 5.  $(\overline{A} \cdot 1) = A + 0 = A$
- 6. Answers vary but should follow a logical sequence. An example is:
	- 1. Verify that each IC has power and ground connected and that it is the correct voltage.
	- 2. Select an input that should turn on the LED (such as all switches closed to ground.) With this input, verify that the *A*, *B*, and *C* inputs to their respective gates are all LOW.
	- 3. With all inputs LOW, verify that the output the 4069 gates are both HIGH and that the output of the 4071 is HIGH. Verify that the output of the 4081 is HIGH.
	- 4. Check that the LED is inserted in the correct direction and that there is a path from the output of the 4081 through a 1.0 kΩ resistor through the LED to ground.

# **Experiment 8: Logic Circuit Simplification**

### **Data and Observations**

*Note*: Truth tables 8-2 and 8-3 are identical. Only Table 8-2 is shown.

### **TABLE 8-2**







FIGURE 8-3 Karnaugh Map of truth table for the BCD invalid code detector

Minimum sum-of-products read from map:

$$
X = \underline{\hspace{1em}\textit{DB} + \textit{DC}}
$$

Factoring *D* from both product terms gives:

$$
X = D(B + C)
$$

Step 5: Circuit for BCD invalid code detector (replacing OR gate with equivalent NAND gates):



*Note that the A switch is not used in the invalid code detector.*
### **TABLE 8-4**



#### **Further Investigation Results:**

#### **TABLE 8-5**

Truth table for BCD numbers divisible by three





FIGURE 8-5 Karnaugh Map of truth table for BCD numbers divisible by three.

Minimum sum-of-products read from map:

$$
X = \overline{AD + AB\overline{C} + \overline{A}BC}
$$



- 1. The path from the OR gate to the NAND gate may be open or the inputs to the NAND gate may both be shorted to *D*. To troubleshoot the problem, put the circuit in state 1000 or 1001 and test the logic at the OR gate output and at the input of the NAND gate.
- 2. Equivalent circuit for Figure 8-4 using only NOR gates:



- 3. The *A* input was not connected in the circuit in Figure 8-4 because the *A* variable was eliminated by Boolean algebra from the output expression.
- 4.  $\overline{X} = \overline{D} (\overline{BC})$  $X = \overline{\overline{D} \overline{\overline{(BC}}}$  $X = D + BC$
- 5. Sum of products (SOP) form  $X = BD + CD$ . Product of sums (POS form)  $X = D(B+C)$ . This can be done by factoring or by reading the 0's directly from the map (see Appendix *B* of text).
- 6. Implementation from the expression in step  $2 (X = BD + CD)$  is shown in the schematic below:



# **Experiment 9: The Perfect Pencil Machine**

The model-2 of the perfect pencil machine is a combinational logic circuit that delivers a pencil or change for certain combinations of inputs representing coin switches. Coin switches are provided for one nickel, (*N*1), two dimes (*D*1 and *D*2), and a quarter (*Q*). (Only one nickel switch is used to simplify the problem). The two dime switches are stacked on top of each other such that  $D_1$  is always activated before  $D_2$ . The truth table has a number of don't care (*X*) entries, considered to be impossible inputs as described in the experiment. For example,  $D_2$  cannot be inserted in the machine until  $D_1$  has activated its switch and more than two coins cannot be entered in the machine. These "don't cares" allow the logic to be simplified considerably.







A simplified implementation is shown (switches not shown). The output logic from the maps has been inverted to light LEDs with a LOW rather than a HIGH in keeping with TTL specified  $I_0$  values.





#### **Further Investigation Results:**

This investigation requires the student to modify his or her experiment to use only 2-input NAND gates. The two circuits for dime change logic already meet that requirement. Modifications for the pencil and nickel change logic are shown below:



### **Experiment 10: The Molasses Tank**

The model-2 Molasses Tank controller uses standard combinational logic but one of the inputs to the truth table is the output valve logic,  $V_{\text{OUT}}$ , to produce latching action using feedback. The truth table for the output valve is given in the experiment and the truth table for the alarm,  $A$ , and the input valve,  $V_{IN}$ , are given here. (The input valve is implemented in the Further Investigation with an extra Karnaugh map provided in the manual for this). Maps for these three outputs are also shown. (The heater output was not required in the experiment, but could be implemented as  $H = T_C \cdot L_L$ .) A circuit implementation using inverters and NAND gates is shown (note that *A* is implemented after applying DeMorgan's theorem). Active LOW outputs are used for the LEDs as given in the truth tables. Other implementations are possible.

 Multisim files for the Model-1 controller are available on the website that was described previously. The file Exp-10nf illustrates how the feedback avoids the oscillation that could occur if the high level detector was the only control for the outlet valve by not closing the valve until the lower level is sensed.



# **Experiment 11: Adder and Magnitude Comparator**

#### **Data and Observations**

The connections to the adder needed to complete the circuit in Figure 11-2 for a binary to excess-three conversion circuit are:



Results for the binary to excess-3 conversion are given in Table 11-4. The inverters are considered part of the display, therefore, logic shown on Table 11-4 is before the 7404 inverters (a logic 1 turns ON an LED).



- 1. a. The input to the 7404 will see an illegal logic HIGH, causing the *A*' LED to be on. b. Approx 1.6 V.
- 2. The carry-out  $(C_4)$  of the lower order adder is connected to the carry-in  $(C_0)$  of the higher order adder. The schematic is shown in text as Figure 6-12(a).
- 3. It is the carry-in.
- 4. Connect the *B* inputs of the upper 7485 to 1000 and the lower comparator *B* inputs to 1100. Connect cascading inputs on both so that *A=B* inputs are HIGH; all other cascading inputs are LOW.
- 5. To form the two's complement, invert the bits of the subtrahend and add one by connecting the carry-in to a HIGH.
- 6. An additional voting switch can be connected to the carry-in logic of the parallel adders.

# **Experiment 12: Combinational Logic Using Multiplexers Data and Observations**

#### **TABLE 12-1**







### **Further Investigation Results:**

TABLE 12-2









#### **Evaluation and Review Questions**:

1. The BCD invalid code detector can be designed as shown:



- 2.  $\overline{A}_{\alpha}\overline{A}_{1}A_{2} + A_{\alpha}\overline{A}_{2}\overline{A}_{2} + A_{\alpha}\overline{A}_{1}A_{2} + \overline{A}_{\alpha}A_{1}A_{2}$
- 3. The input which affects the second half of the truth table is the *A*2 input. Place the circuit in a fault condition and check the inputs to the multiplexer beginning with the  $A_2$  input.
- 4. The inverter output is used with minterms 0, 1, 10, and 11. However it will be incorrect only when *B*<sup>1</sup> should be HIGH - which is a fault condition for minterm 0 and 10. Place the circuit in one of these fault conditions and check the appropriate inputs to the multiplexer. Since the multiplexer input is incorrect, the troubleshooter is led to test the inverter and discover the fault.
- 5. The lines on the truth table that would be incorrect are  $A_2A_1B_2B_1 = 0\ 0\ 0\ 1$  and  $A_2A_1B_2B_1 = 1\ 0\ 1\ 1$ . All other lines will read correctly.
- 6. Odd parity can be obtained from the *Y* output of the 74151A.

### **Experiment 13: Combinational Logic Using Demultiplexers Traffic Light Output logic (Figure 13-6):**

Connect 1Y<sub>1</sub> to <u>Main Yellow</u> and to Side Red through the 7408 AND gate. Connect 1Y<sub>3</sub> to Main Red through a 7408 AND gate and to Side Green. Connect  $1Y_2$  to Main Red through a 7408 AND gate and to Side Yellow. The enable (G1) is wired LOW with switches to the  $A_1$  and  $B_1$  select inputs. The circuit is shown below:



Timing diagram for step 5

#### **Further Investigation Results:**

The NAND gate serves as a decoder for a particular output state from the counter. The decoded output then enables the decoder and lights a corresponding LED. As long as the CLK input to the counter is above approximately 100 Hz, the LED appears to be on steady. Different LEDs can be selected by changing the decoder's inputs.

- 1. Use one-half of the 74LS139A for the least significant four bits and the other half for the most significant four bits. Use the enable input on each decoder for the third select input, inverting it for the most significant four bits.
- 2. To emphasize the active-LOW inputs and outputs.
- 3. Gray code is useful to prevent glitches in the decoded outputs.
- 4. a. The input is an illegal HIGH, preventing the  $1Y_0$  and the  $1Y_1$  outputs from being selected. b. The input is LOW, preventing the  $1Y_2$  and the  $1Y_3$  outputs from being selected. c. The chip is not selected; therefore all outputs will be HIGH.
- 5. The sequence of the lights would be incorrect. This can be corrected by reversing the output logic for states 2 and 3. The disadvantage is possible glitches in the decoded outputs.
- 6. The LED will be on whenever *C* is open (HIGH) or if *C* and *B* are closed (LOW) and *A* is open (HIGH). (Multisim file is used for illustration.)



# **Experiment 14: The D Latch and D Flip-Flop**

Step 3 Observations: The output of the latch changes only when the switch makes initial contact with the *A* or *B* terminals. The latch does not change when the switch is "bounced".

Step 5 Observations: As long as the enable is HIGH, the output (*Q*) follows the pulse generator input. When enable is LOW, changes on the D input are not seen on the output, however; the outputs can be latched by grounding either one momentarily, even when enable is not asserted.

Step 6 Observations: The burglar alarm basically illustrates the functions of the D latch. When enable is asserted HIGH, the opening of a door or window switch causes the alarm LED to latch on. Closing the door or window switch has no effect on the output. The alarm LED is turned off by closing all switches (or placing it in standby) and pressing the reset pushbutton.

Step 7 and 8 Observations: The setup time specification for a 7474 is 20 ns. The four inverters provide sufficient setup time to read the pulse as a HIGH, causing the output to remain a constant HIGH. When the delay is removed, the output is a constant LOW.

Step 10 Observations: The D flip-flop needs setup time as shown with the clock delay circuit. When sufficient setup time is given, the output will go HIGH; otherwise, it is LOW. The preset and clear inputs are asserted with a LOW input and are observed to be asynchronous inputs. With the clock delay in place and connecting the *Q* to D, the scope signal can be made to appear as if timing is changing when in fact it is not. (Trigger from the clock to show the timing problem).

#### **Further Investigation Results:**

The serial parity test circuit changes the parity every time a logic 1 is received but does not change parity when a logic 0 is received. The circuit has an advantage over the parallel parity test circuit in Floyd's text only when the data is already in serial form and needs to be tested. In this case, the serial tester circuit is simpler and just as fast.

- 1. The switch debounce circuit requires two contacts (throws) because the output will not change if a single contact were used.
- 2. No. With NOR gates, the output would change as the switch pole is first moved from the contact but the other NOR gate output would be unaffected – causing bouncing to be seen on the output. A similar problem would occur on the other contact.



- 5. There are a several possibilities. Among them are:
	- 1. Reset or enable switch stuck LOW.
	- 2. Open path to the alarm LED including open resistor or open diode.
	- 3. Faulty NAND gate (open output on lower right NAND gate, shorted output on top right gate, etc.) The most likely fault is an open connection rather than a faulty component.
- 6. A latch would oscillate very rapidly whenever the data was HIGH.

### **Experiment 15: The Fallen Carton Detector**

The fallen carton detector is a sequential logic circuit which is designed to detect if a carton, moving on a conveyor belt, is upright or has fallen over. If the carton has fallen, the circuit is to trip a solenoid (indicated by an LED). The circuit can be implemented with a D flip-flop as shown. Student circuits may vary.



Students will need to experiment to determine optimum series resistors (shown as  $R_1$  and  $R_2$ ) to use with the photocells and with the particular room lighting. With a CdS photocell, a value of about 10 kΩ will work in normal room light when connected to a 7474 D flip-flop. The voltage will be LOW when uncovered (< 0.2 V) and will be HIGH  $(> 3.0 \text{ V})$  when covered.

#### **Further Investigation Results:**

As the carton is sent into the reject hopper, a photocell can sense its presence. The photocell output can be connected to the  $\overline{CLR}$  input of the D flip-flop to produce a LOW input when it is covered by reversing the photocell and the series resistor. Because TTL logic requires more current to pull it down, the value of  $R_3$  must be much smaller than in the first circuit. A value of 150  $\Omega$  worked well with the photocell and the particular room light tested. A reset button is also connected to the CLR input of the D flip-flop. The modified circuit is shown below.



### **Experiment 16: The J-K Flip-Flop**

#### **Data and Observations**

Step 1 Observations: The preset and clear inputs are asserted with a LOW input and are asynchronous. When both are LOW at the same time, both *Q* and *Q* are HIGH.

Step 2 Observations: The truth table is verified – *Q* follows *J* when the *J* and *K* inputs are different. The output does not change when both inputs are LOW and the output toggles when the inputs are both HIGH. The output is observed to change on the trailing edge of the clock. The output duty cycle is seen to be 50%.

Step 3 Observations: The circuit toggles for each clock pulse.

Step 4 Observations: The ripple counter divides the input frequency in two for each stage as shown in the timing diagram.  $Q_A$  is  $\frac{1}{2}$  the Clock frequency;  $Q_B$  is  $\frac{1}{4}$  the clock frequency.





#### **Further Investigation Results:**

The 7476 measured and specified values are:

 Measured *t*PLH = 20 ns. Manufacturer's specified *t*PLH = 16 ns (typ), 25 ns (max). Measured *t* $P_{\text{H}} = 25$  ns. Manufacturer's specified *t* $P_{\text{L}} = 25$  ns (typ), 40 ns (max).

The 74LS76A is faster with specified values as follows:

Manufacturer's specified *t*<sub>PLH</sub> = 15 ns (typ), 20 ns (max). (Data is from ON Semiconductor.) Manufacturer's specified  $t_{PI, H} = 15$  ns (typ), 20 ns (max). (Data is from ON Semiconductor.)

- 1. An asynchronous input is independent of the clock and can affect the output without the presence of a clock signal. A synchronous input can only affect the output when a clock signal is present.
- 2. a. Assert the preset input ( PRE ) which is asynchronous. b. Clock the flip-flop when *J* is HIGH and *K* is LOW.
- 3. The output is latched.
- 4. If *Q* is connected to *J* and  $\overline{Q}$  is connected to *K*, the clock will not change the output logic.
- 5. The CLK input is open; the *Q* output is shorted LOW; the CLR input is shorted LOW.
- 6. Green LED could be open, 390  $\Omega$  resistor open, +5.0 V supply not connected to 390  $\Omega$  resistor, bad 74LS76A.

# **Experiment 17: One-Shots and Astable Multivibrators**

#### **TABLE 17-1**



### **TABLE 17-2**



Step 3. Input logic levels and generator connection: To trigger the 74121 with a leading edge clock, either *A*1 or *A*2 must be held LOW and the signal generator is connected to the *B* input.

Step 5. Observations as the frequency is raised to 50 kHz: The pulse width remains the same; it does not stay HIGH when the frequency is increased.

Step 8.



 **Plot 1** 

Step 9. Observations with a short across *R*2: The output stays HIGH except for a short "spike" that appears each time a new cycle is initiated.

Step 10. Various solutions are possible. One solution is to modify the circuit shown in Figure 17-2 by changing  $R_2$  to 3.3 kΩ. (The calculated value is 3.45 kΩ.)

#### **Further Investigation Results:**

Both timers need trailing edge triggers that can be obtained on the 74121 by connecting *A*1 and *A*2 together and connecting *B* HIGH (see Figure 17-1, 3 lines from the end of the table). The manufacturer specifies that the external resistor cannot be larger than 40 kΩ. An approximate 4 s pulse can be obtained by selecting a 150 µF capacitor and a 39 k $\Omega$  resistor as shown in Figure 17-1 (computed = 4.1 s). A 25 s pulse can be obtained by selecting a 1000 µF capacitor and a 36 k $\Omega$  resistor (computed = 25.2 s).

- 1. A non-retriggerable monostable multivibrator ignores any triggers that occur during the timing cycle.
- 2. a. 0.036 µF. b. Select an external variable resistor. For the computed capacitance, the external resistance needs to vary from 2 kΩ to 10 kΩ.
- 3. Largest recommended resistor is 40 kΩ. The largest capacitor is 1000 µF. With this combination the pulse width is 28 seconds.
- 4. Duty cycle =  $50.1\%$ ; frequency =  $400$  Hz.
- 5. The required frequency is 0.083 Hz. The sum of  $R_1 + 2R_2 = 1.72$  M $\Omega$ . From the duty cycle equation, the resistors are found to be:  $R_1 = 0.36$  M $\Omega$  and  $R_2 = 0.68$  M $\Omega$ .
- 6. The voltage ranges from  $+5.0$  V to  $+10.0$  V.

# **Experiment 18: Asynchronous Counters**

**Data and Observations** 



(momentarily in state 10)

#### **Further Investigation Results:**



The XOR gates act as inverters when the Up switch is closed and act as buffers when it is open. By inverting or not inverting the waveforms, the counter can appear as an up or a down counter. The disadvantage of the method is that the reversal of the bits when the switch is open or closed will cause the count to change at the switching time.

#### **Evaluation and Review Questions**:

1. a. The A signal is 4X faster than the clock. Since the measurement shows that it is 4.00 kHz, the clock frequency is 1.00 kHz.

 b. If you want to check the time relationship of any other signal with respect to the displayed signals, it is easier to make the comparison with the slower waveform. Since it is a digital scope, the two channels are digitized together and so this reason is for convenience only. If this were an analog scope, a timing error can be made by triggering on a faster signal to observe (and compare) a slower signal.

2. a. The count sequence is truncated by decoding one number more than the ending number and using the decoded output to reset the counter.

b. The procedure produces a glitch because the counter is in the decoded state for a very short interval.

- 3. The clear input may be shorted LOW, producing a HIGH output on both flip-flops; the line from*Q* to *D* on the *A* flip flop may be open causing an (invalid) HIGH to be clocked into the *A* flip-flop at each clock pulse.
- 4. The time relationship determined from a two channel oscilloscope could be interpreted incorrectly because the scope can be triggered by *any* arbitrary clock pulse. Relative timing is unambiguous when the various waveforms are compared to the slowest waveform.
- 

5. a. Circuit: b. Waveforms:



6. The sequence is 0-1-2-3-4-5-8-9-reset (momentarily in state 10)

# **Experiment 19: Analysis of Synchronous Counters with Decoding**

### **TABLE 19-2**

Analysis of synchronous counter shown in Figure 19-3



State diagram:



**TABLE 19-3**  Analysis of counter shown in Figure 19-4 Step 6: State diagram:





#### **Further Investigation Results:**

The circuit shows the letters for the word C-L-U-E in the seven segment display.

#### **Evaluation and Review Questions**:

1.



2. The sequence is that of a down counter:



- 3. Full decoding means all possible states must be decoded. Because there are three outputs, full decoding can be accomplished with a 3-to-8 decoder such as the 74LS138.
- 4. Connect the pushbutton so that it clears the *A* and *C* counters and presets the *B* counter using the asynchronous clear and preset inputs.
- 5. The counter can be locked in state 3 if there are no clock pulses or if the common preset line is shorted LOW.
- 6. State 9 (*DCBA* = 1001) should go to state 1 (*DCBA* = 0001) but isn't changing. By observation, three of the F/F's do not change states for this transition (FF*A*, FF*B*, and FF*C*). FF*D* should change and isn't changing, so it is the likely culprit.

# **Experiment 20: Design of Synchronous Counters**







#### **Further Investigation Results:**

The 74LS139A can be connected to form a 3-to-8 decoder as shown below:



#### **Evaluation and Review Questions**:

*Note:* A variation for drawing Karnaugh maps was presented in the lab book in Figure 20-3 and repeated here for reference. The  $Q_B$  and  $Q_A$ variables are not written side-by-side; rather they are written nearly vertically. Some students find it easier to read the map to relate the number to the variable when they are drawn like this.

1.



- 2. Since the largest binary number in the circuit for the experiment is less than ten, a BCD to sevensegment decoder (such as the 74LS47A) can be used to convert the binary number into a value that can be shown in a seven-segment display.
- 3. The reset button is connected between ground and the preset input of FF*C* and FF*B*; it is also connected between ground and the clear input of FF*A*.
- 4. The count sequence can be reversed by reversing the *A* and *C* bits from the counter. This can be accomplished by using a 2-input MUX, such as the 74LS157. (Note that only a part of the 74LS157 is shown.)



- 5. When the counter goes from state 3 to state 2, the *A* output is seen to do a 1 to 0 transition. Likewise, when the counter goes from state 6 to state 4, the *B* output does a 1 to 0 transition. These transitions are unique, therefore trigger by connecting the *A* and *B* outputs to the *A*1 and *A*2 trigger inputs of the 74121 (*B* trigger is HIGH). (See the function table for the 74121, given in Figure 17-1).
- 6. a. The *D* transition table is shown. The  $Q_{N+1}$  output follows *D* at the clock edge.



 b. The *J-K* flip-flop is more versatile because it has the latch and toggle states. For this reason, there are *X*'s on the transition table which aid in designing a simpler circuit for irregular count sequences.

# **Experiment 21: The Traffic Signal Controller**

 *Note* - Table 21-1 lists present states in the gray-code sequence selected for the controller (0-1-3-2) rather than binary sequence.  **Table 21-1**

| <b>Present State</b> |          | <b>Next State</b> |                  |                                                  | <b>Input Product Term</b> | <b>Input Product Term</b> |
|----------------------|----------|-------------------|------------------|--------------------------------------------------|---------------------------|---------------------------|
| $Q_1$                | $Q_0$    | $Q_1$             | $Q_0$            | <b>Input Conditions</b>                          | for Data Selector-1       | for Data Selector-0       |
| $\Omega$             | $\Omega$ | $\Omega$          | $\theta$         | $T_{\rm L} + \overline{V_{\rm s}}$               |                           | $\overline{T_{L}}V_{S}$   |
| $\Omega$             | $\Omega$ | $\mathbf{0}$      |                  | $\overline{T_{L}}V_{S}$                          |                           |                           |
| $\Omega$             |          | $\Omega$          |                  | $T_{\rm s}$                                      |                           |                           |
| $\Omega$             |          | 1                 |                  | $\overline{T_{\rm s}}$                           | $T_{\rm s}$               |                           |
|                      |          |                   |                  |                                                  |                           |                           |
|                      |          |                   | $\boldsymbol{0}$ | $\frac{T_{\rm L}V_{\rm S}}{T_{\rm L}+V_{\rm S}}$ |                           | $T_{L}V_{S}$              |
|                      | $\Omega$ |                   | $\Omega$         | $T_{\rm s}$                                      |                           |                           |
|                      | $\Omega$ | $\theta$          | 0                | $\overline{T_{\rm s}}$                           | $T_{\rm s}$               |                           |

**Schematic:** 



**Step 6:** To return to the first state, the vehicle sensor must be LOW and remain LOW (no vehicle on side street).

#### **Further Investigation Results (TTL)**

The first idea is sound; the short timer can be eliminated if states change in no less than 4 s. The equations would need to be changed to implement this. The second idea will not allow the state machine to function as designed.

- 1. Gray code is selected to avoid false states due to decoding glitches.
- 2. The long timer  $(T_1)$  and the vehicle sensor  $(V_S)$  must both be HIGH.
- 3. A third flip-flop is needed for the counter and the MUXs would be changed to 3-to-8 lines.
- 4. Connect the *Y* output from the MUXs to *J*; this line is inverted and connected to *K*.
- 5. Refer to the 7th line down on the table in Figure 17-1. In order to have both *A* inputs trigger on a trailing edge, *B* must be HIGH.
- 6. The next state will sequence only if the long timer  $(T_L)$  is LOW and the vehicle sensor  $(V_S)$  is HIGH. Because the long timer is okay, test *V*<sub>S</sub>. If it is okay, check the counter for clock pulses and correct inputs on *D*. If okay, check asynchronous inputs, power, and grounds.



# **Experiment 22: Shift Register Counters**

#### **Further Investigation Results**

The **Serial predict data** is compared with the data from the device when the **Strobe** line goes HIGH as shown in the following timing diagram:



#### **Evaluation and Review Questions:**

- 1. The  $Q_D$  output of the first 74195 is connected to the  $J\overline{K}$  inputs of the second. The  $\overline{Q}_D$  output from the second 74195 is connected to the  $J\overline{K}$  inputs of the first.
- 2. To prevent the data from shifting more than one position for each clock pulse.
- 3. a. 101-110-011. b. 101-010-101. (An interesting but generally not useful result!).
- 4. After the stored data has been clocked out, the same input data will appear at all outputs.
- 5. The 8 active states are shown in the diagram. (Repeats after 8 states).



6. Politely tell the boss that a normal ring counter is self-decoding and that a decoder is not necessary.

# **Experiment 23: Application of Shift Register Circuits**

#### **Data and Observations:**

**Step 2:** After loading the data, the start bit flip-flop is observed to have a LOW (LED on). Data from the shift register can be seen to move to the right at each clock pulse. The data at the *Q*A output moves to the *Serial data out* position after 5 clock pulses. The register is then filled with HIGHs (LEDs all off) until reloaded.

**Step 3:** Sample calculations of the resistors for the 555 configured as an astable multivibrator are given. (See Figure 17-2 for the circuit for the astable configuration.)

$$
f = \frac{1}{0.7 \left(R_1 + 2R_2\right)C} = \frac{1}{1 \text{ ms}} \quad t_H = 0.8 \text{ ms} \quad t_L = 0.2 \text{ ms}
$$
  
Let  $C = 0.1 \mu\text{F}$ .  
Then:  

$$
R_1 + R_2 = \frac{t_H}{0.7 C} = \frac{0.8 \text{ ms}}{0.7 (0.1 \mu\text{F})} = 11.4 \text{ k}\Omega
$$
  
and  

$$
R_2 = \frac{t_L}{0.7 C} = \frac{0.2 \text{ ms}}{0.7 (0.1 \mu\text{F})} = 2.86 \text{ k}\Omega \text{ (choose 2.7 k}\Omega)
$$
  

$$
R_1 = 11.4 \text{ k}\Omega - 2.7 \text{ k}\Omega = 8.7 \text{ k}\Omega \text{ (choose 9.1 k}\Omega)
$$

With the values selected above, the duty cycle is 81% and the frequency is 985 Hz.

**Step 4:** Because of the asynchronous relation between the data clock and the SHIFT/ LOAD pulse, the time between the serial data out and the SHIFT/ LOAD and the start bit is not fixed.



**Step 5:** The circuit to send exactly five clock pulses is shown in the shaded box. When the start bit is detected, the data is shifted in the 74195. The frequency of the pulse generator is set to twice that of the transmitter in order to generate one complete pulse with every two clocks. (The 7493A counts to ten during this process.)



#### **Further Investigation Results:**

The receiver pulse generator is set twice as fast as the transmiitter's pulse generator because the circuit that generates 5 clock pulses divides the receiver frequency by two. The generator frequencies should be close to the 2-1 ratio, but it is not necessary to be exact. Five data pulses are used to send the start bit right through the receiver (into the "bit bucket"), moving only the data that was set at the transmitter into the receiver. The stop bits are represented by HIGHs, and since the line is held HIGH (no transition), the receiver will not be clocked until a new start bit is received.

#### **Evaluation and Review Questions**:

- 1. The *J-K* inputs are connected HIGH. This HIGH is shifted into the 74195A at each clock pulse.
- 2. The first bit is a start bit which is not part of the data. The extra clock pulse causes it to be clocked through the receiver's shift register.
- 3. The start bit transition is a falling edge (HIGH to LOW). The NAND gate, which acts as an inverter, changes the active edge so that it can trigger the 7474 with a leading edge.
- 4. a. The numbers to be added are entered into the input shift registers. The full adder produces the sum and the carry bit sequentially as each bit is shifted through the input registers. As the sum is produced, it is moved sequentially through the output shift register. The carry-out flip-flop stores the carry bit to be added to the next most significant bit.

b. The output shift register will contain 0011; the carry-out flip-flop will contain 1.

- 5. A 74195A shift register can be configured as a ring counter. The register is loaded with the pattern 1000 which is recirculated. The outputs are taken from either  $Q_A$  and  $Q_C$  or from  $Q_B$  and  $Q_D$ .
- 6. If the start bit flip-flop is loaded with a HIGH instead of a LOW, the start bit will not occur. This could occur if the clear input to the start bit flip-flop were open.

# **Experiment 24: The Baseball Scoreboard**

The baseball scoreboard is a sequential logic circuit that can be implemented with shift registers or with a counter. One possible solution, using 74175 quad D flip-flops connected as shift registers is shown. Switch debounce is provided by the 555 timers.



#### **Further Investigation Results (TTL)**

Student answers will vary. The inning display can be set up as a 16-position shift register with a single LED on at any given time. Another approach is to use a 16-bit DMUX driven with a manually clocked 4-bit counter controlling the select inputs of the DMUX. Outs can be connected as a 2-bit shift register made from D flipflops controlled by a debounced pushbutton, similar to the circuits shown above.

### **Experiment 25: Semiconductor Memories**

The schematic for the addition to the security entry system is shown. The combination is entered as the *complements* of the BCD numbers (95614) stored in locations 0000 through 0100. Location 0101 should have 0000 stored to blank the 7-segment display after the last number.



#### **Further Investigation Results:**

The 7493A is set up to count from 0 through 5 by connecting the  $Q_B$  and  $Q_C$  outputs to the reset inputs and *Q*A output to the CLK *B* input.

- 1. For this experiment, address and data switches are set manually, and do not change. Therefore, it is not necessary to debounce the start push-button. It is included in the system because this is a simulation of a portion of a larger system.
- 2. The number to be stored is 0000. The output is the complement of the stored number.
- 3. a. Locations are addressed by binary numbers. On chip decoding means that the binary addresses are converted internally to the specific row information needed. b. Outputs are in a high-Z state.
- 4. 256 locations
- 5. a. The word length needs to be expanded to 7 bits by expanding memory. b. Locations would store the encoded combination for the seven segment display.
- 6. When  $R/\overline{W}$  is LOW, the outputs are the complements of the data inputs.

### **Experiment 26: Introduction to Quartus II Software**

*Note*: This experiment is a tutorial exercise that introduces the Quartus II design tool from Altera. Students work at a computer that has the latest version of Quartus II software loaded. The software is available at www.altera.com. Click on *Download*, *Quartus II software*, and follow the instructions to download the free web edition. A license file is necessary which is specific to that computer. The steps in this tutorial exercise illustrate schematic entry, using the model-1 Molasses Tank outlet valve logic as a basic circuit. It was selected for this exercise because it has a variation on strictly combinational logic (adding feedback) and the software simulation can show this effect nicely. The TTL version of the circuit is shown for reference.



 If you want to go beyond this basic introduction to the software, you will need a PLD trainer board, such as the PLDT-2 from RSR Electronics or the Altera board, available from Altera. The trainers allow students to download the experiment to hardware and test the results. For detailed instructions on using both Altera and Xilinx PLD programming software and including downloading to various trainers, see the lab manual *Experiments in Digital Fundamentals with PLD Programming* by David Buchla and Doug Joksch. Five trainers are discussed in detail in the *PLD* manual, with diagrams and tables for the boards, pin assignments, and more.

 The final output signal that the student should draw is shown on the display. The VOUT signal goes LOW when the valve is open. Notice that it opens only after the upper level sensor is covered but closes only after the lower level sensor is *uncovered* (hence the hysteresis).





# **Experiment 27: D/A and A/D Conversion**

**Steps 7 and 8:** The digital light meter has an oscillating behavior because of the tracking A/D converter as shown. The D/A output waveform increases its dc level from approximately −2 V to approximately −0.2 V as the light level increases.



#### **Further Investigation Results**

Measured data for the circuit in Figure 27-1 is shown on the table. The voltages listed are at the thresholds.



- 1. a. Binary 1010 is represented by −1.30 V. b. The output frequency is 62.5 Hz.
- 2. (−1.95 V)/255 steps = −7.65 mV/step
- 3 a. The output voltage is larger because the reference current is larger. b. The resolution measured in volts/step increases. (Note that if measured simply by number of bits, the resolution is unchanged.)
- 4. The oscillation is caused by the quantizing error between the analog voltage from the photocell and the digitized representation from the converter. If the least significant bit is not used, the oscillation can be eliminated.
- 5. a. Decrease the reference current by increasing the 5.1 kΩ resistor or decrease the 2.0 kΩ load resistor. b. No. The change only effects the digital display, not the basic sensitivity of the photocell.
- 6. A higher clock frequency causes the meter to respond faster to changes but has the disadvantage of causing the display to change rapidly, making it more difficult to read.

### **Experiment 28: Introduction to the Intel Processors**

*Note:* This experiment is an introduction to microprocessor concepts and uses a tutorial format to acquaint students with how computers store data, the Intel register structure, a few assembly language instructions, and an introduction to programming. *Debug* is the program used for the tutorial and is available on any DOS based computer. Debug is limited to the 16-bit registers. No hardware is needed and questions are answered in the Procedure section. Although some steps do not require a student answer, the sequence of the steps is shown here to aid in following the experiment.

#### **Procedure:**

**Step 1:** Student enters Debug and observes some Debug commands.

- **Step 2:** Answers will vary depending on the computer. The equipment status word 27 C2 given as an example is interpreted as follows: Number of parallel printer ports attached  $=$   $\_\,$  3 $\_\,$ Number of serial ports attached  $=$   $\_\_1$ Number of diskette devices  $=$  1 Initial video mode =  $\underline{\hspace{1cm}} 80 \times 25$  Math coprocessor is present? \_\_\_yes\_\_\_\_\_\_ Diskette drive is present? ves
- **Step 3:** Answers will vary depending on the computer.
- **Step 4:** The right side will be filled with zeros since 30H represents ASCII 0.
- **Step 5:** Location DS:20 is changed to 31H (ASCII 1).
- **Step 6:** The display will show DS:0020 31 30 DS:0050. (DS will have the current data segment value). This indicates that location DS:20 does not correspond to location DS:50. The two corresponding data points in these locations are 31H and 30H.
- **Step 7:** The 16-bit register set is displayed.
- **Step 8:** The command sequence is **R BX <cr>** followed by :**200 <cr>** and **R CX <cr>** followed by :**F003 <cr>** .
- **Step 9:** The Debug assembler is used to enter a short code.
- **Step 10:** The code in step 9 is traced. The *caps lock* is activated (and shown with an LED).
- **Step 11:** Each loop toggles the *caps lock* function; the light will turn on and off twice before exiting the loop.
- **Step 12:** "Byte-size" data is entered into 17 locations (the 17th location is DS:60 and will have a zero entered as an end of record signal.
- **Step 13:** The modified "BIG" code is assembled. After it is executed with the "go" command, AX will have the largest number in the list, BX will contain 0060H (the last location), and CX will contain 0000H (the final value of the loop counter).
- **Step 14:** The largest number is observed to have been copied into location DS:60.

#### **Further Investigation Results:**

The smallest byte value in the list (from DS:50 to DS:5F will be moved into the AL register and into location DS:60. The AX register will show FFH. BX contains 0060H (as before) and CX contains 0000H (as before).

- 1 The data in step 2 is from the BIOS RAM area, the data from step 3 is in ROM.
- 2. Locations from DS:1F0 to DS:1FF are filled with the value FAH.
- 3. **D 0:0 9**
- 4. The BIOS work area starts at location 40:0. An example of data that is in this area is information about the peripherals connected to the computer.
- 5. When any number is XORed with itself, the result is always zero because  $0 \text{ XOR } 0 = 0$  and  $1 \text{ XOR } 1 = 0$ .
- 6. The LOOP instruction decrements the CX register and jumps to the start of the loop if CX is not zero; otherwise it executes the next instruction.

# **Experiment 29: Applications of Bus Systems**

**Step 3**: With all switches on the 14532B open, the chip outputs are all LOW, including the GS output as shown on the second line of the 14532B truth table. The transistors act as inverters, causing the corresponding inputs on the 14051B to be HIGH. If the inhibit line is tied LOW on the 14051B, the internal FET switch is closed that connects X7 to the common out/in line. This completes the path from the 555 timer to the LED representing the least significant bit, causing it to blink.

Decoder schematic: The decoder schematic depends on the particular address assigned to each student. As an example, a 7400 NAND gate, shown decoding address 01, is drawn below:



#### **Further Investigation Results:**

Answers may vary. A 4-bit counter such as the 7493A may be selected or the student may design a two-bit counter with *J-K* or *D* flip-flops (such as the ripple counter drawn in Figure 18-2). The counter output is connected to a 7447A BCD to seven segment decoder similar to Figure 3-2.

#### **Evaluation and Review Questions:**

- 1 a. The transistors are used to provide an open-collector connection to the data bus. b. The display is an input device. The bus can have multiple input devices connected to it without bus contention problems.
- 2. Each priority encoder is located at a unique address as determined by the individual decoders.
- 3. The 14051B can be connected as a MUX by connecting inputs to the *X* lines and taking the output from the common *out/in* line. The select inputs behave the same for both configurations.
- 4. *R*16 is a current limiting resistor for the LEDs. If it opens, no LED will be on.
- 5. a. The constant HIGH is connected to the selected output, causing the selected LED to stay on. b. All LEDs will be off.
- 6. a. The line will be LOW. b. A data line can be pulled LOW by any transistor connected to the line that is conducting because it provides a direct path to ground.

c. Check the address bus to determine which indicator is being addressed.